From WikiChip
Difference between revisions of "amd/k6/amd-k6/233acz"
< amd‎ | k6

(+)
m (Bot: moving all {{mpu}} to {{chip}})
 
(4 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{amd title|AMD-K6/233ACZ}}
 
{{amd title|AMD-K6/233ACZ}}
{{mpu
+
{{chip
 
| name                = AMD-K6/233ACZ
 
| name                = AMD-K6/233ACZ
 
| no image            = Yes
 
| no image            = Yes
Line 43: Line 43:
 
| thread count        = 1
 
| thread count        = 1
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          = Yes
+
 
 
| power              = 9 W
 
| power              = 9 W
 
| v core              = 2 V
 
| v core              = 2 V
Line 76: Line 76:
 
== Cache ==
 
== Cache ==
 
{{main|amd/microarchitectures/k6#Memory_Hierarchy|l1=K6 § Cache}}
 
{{main|amd/microarchitectures/k6#Memory_Hierarchy|l1=K6 § Cache}}
[[L2$]] can be 256 KB to 1 MB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip.
+
[[L2$]] can be 256 KiB to 1 MiB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip.
 
{{cache info
 
{{cache info
|l1i cache=32 KB
+
|l1i cache=32 KiB
|l1i break=1x32 KB
+
|l1i break=1x32 KiB
 
|l1i desc=2-way set associative
 
|l1i desc=2-way set associative
 
|l1i extra=
 
|l1i extra=
|l1d cache=32 KB
+
|l1d cache=32 KiB
|l1d break=1x32 KB
+
|l1d break=1x32 KiB
 
|l1d desc=2-way set associative
 
|l1d desc=2-way set associative
 
|l1d extra=
 
|l1d extra=
Line 100: Line 100:
  
 
== Features ==
 
== Features ==
{{mpu features
+
{{x86 features
 
| mmx = true
 
| mmx = true
 
}}
 
}}

Latest revision as of 15:09, 13 December 2017

Edit Values
AMD-K6/233ACZ
General Info
DesignerAMD
ManufacturerAMD
Model NumberAMD-K6/233ACZ
Part NumberAMD-K6/233ACZ
MarketMobile
IntroductionJanuary, 1998 (announced)
March 5, 1998 (launched)
ShopAmazon
General Specs
FamilyK6
SeriesMobile K6
LockedNo
Frequency233.33 MHz
Bus typeFSB
Bus speed66.66 MHz
Bus rate66.66 MT/s
Clock multiplier3.5
CPUID570
Microarchitecture
MicroarchitectureK6
Core NameLittle Foot
Core Family5
Core Model7
Process250 nm
Transistors8,800,000
TechnologyCMOS
Die68 mm²
Word Size32 bit
Cores1
Threads1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Power dissipation9 W
Vcore2 V ± 5%
VI/O3.3 V ± 5%
Tcase0 °C – 85 °C
Tstorage-65 °C – 150 °C

AMD-K6/233ACZ was a 32-bit x86 mobile microprocessor designed by AMD and introduced in early 1998. This chip, which was based on AMD's new K6 microarchitecture, operated at 233 MHz and dissipated a maximum of 9 W.

Cache[edit]

Main article: K6 § Cache

L2$ can be 256 KiB to 1 MiB, depending on manufacturer and motherboard model. L2$ is off-chip.

Cache Info [Edit Values]
L1I$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative
L1D$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative

Graphics[edit]

This SoC has no integrated graphics processing unit.

Features[edit]

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
  • Auto-power down state
  • Stop clock state

Documents[edit]

DataSheet[edit]

Facts about "AMD-K6/233ACZ - AMD"
l1d$ description2-way set associative +
l1d$ size32 KiB (32,768 B, 0.0313 MiB) +
l1i$ description2-way set associative +
l1i$ size32 KiB (32,768 B, 0.0313 MiB) +