From WikiChip
Difference between revisions of "amd/am486/am486dx2-100v16b"
< amd‎ | am486

m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(6 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{amd title|Am486DX2-100V16B}}
 
{{amd title|Am486DX2-100V16B}}
{{mpu
+
{{chip
 
| name                = Am486DX2-100V16B
 
| name                = Am486DX2-100V16B
 
| image              =  
 
| image              =  
Line 9: Line 9:
 
| model number        = Am486DX2-100V16B
 
| model number        = Am486DX2-100V16B
 
| part number        = A80486DX2-100V16B
 
| part number        = A80486DX2-100V16B
| part number 1      =
 
 
| part number 2      =  
 
| part number 2      =  
 
| part number 3      =  
 
| part number 3      =  
 +
| part number 4      =
 
| market              = Desktop
 
| market              = Desktop
 
| first announced    =  
 
| first announced    =  
Line 24: Line 24:
 
| bus type            = FSB
 
| bus type            = FSB
 
| bus speed          = 50 MHz
 
| bus speed          = 50 MHz
| bus rate            =  
+
| bus rate            = 50 MT/s
 
| clock multiplier    = 2
 
| clock multiplier    = 2
 
| cpuid              =  
 
| cpuid              =  
Line 45: Line 45:
 
| thread count        =  
 
| thread count        =  
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          = Yes
+
 
 
| power              =  
 
| power              =  
 
| v core              = 3.3 V
 
| v core              = 3.3 V
Line 81: Line 81:
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{cache info
 
{{cache info
|l1 cache=16 KB
+
|l1 cache=16 KiB
|l1 break=1x16 KB
+
|l1 break=1x16 KiB
 
|l1 desc=4-way set associative
 
|l1 desc=4-way set associative
 
|l1 extra=(unified, write-back policy)
 
|l1 extra=(unified, write-back policy)

Latest revision as of 15:18, 13 December 2017

Edit Values
Am486DX2-100V16B
no photo (ic).svg
General Info
DesignerAMD
ManufacturerAMD
Model NumberAm486DX2-100V16B
Part NumberA80486DX2-100V16B
MarketDesktop
Introduction1995 (launched)
ShopAmazon
General Specs
FamilyAm486
SeriesAm486DX2V
Frequency100 MHz
Bus typeFSB
Bus speed50 MHz
Bus rate50 MT/s
Clock multiplier2
Microarchitecture
Microarchitecture80486
Core Name486DX2V
Process350 nm
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore3.3 V ± 0.3 V
OP Temperature0 °C – 85 °C

Am486DX2-100V16B was an 80486-compatible microprocessor introduced by AMD in 1995. This processor had a clock multiplier of 2 having base frequency of 100 MHz with a bus frequency of 50 MHz. This model had a write-back cache and double the size of L1 of previous models (16 KB). The Am486DX2-100V8T and Am486DX2-100V8B are an 8 KB version of this model.

Cache[edit]

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 16 KiB
16,384 B
0.0156 MiB
1x16 KiB 4-way set associative (unified, write-back policy)

Graphics[edit]

This chip had no integrated graphics processing unit.

See also[edit]

l1$ description4-way set associative +