From WikiChip
Difference between revisions of "amd/am486/am486dx4-100sv8b"
< amd‎ | am486

m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(5 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{amd title|Am486DX4-100SV8B}}
 
{{amd title|Am486DX4-100SV8B}}
{{mpu
+
{{chip
 
| name                = Am486DX4-100SV8B
 
| name                = Am486DX4-100SV8B
 
| no image            =  
 
| no image            =  
Line 10: Line 10:
 
| model number        = Am486DX4-100SV8B
 
| model number        = Am486DX4-100SV8B
 
| part number        = A80486DX4-100SV8B
 
| part number        = A80486DX4-100SV8B
| part number 1       = S80486DX4-100SV8B
+
| part number 2       = S80486DX4-100SV8B
| part number 2      =
 
 
| part number 3      =  
 
| part number 3      =  
 +
| part number 4      =
 
| market              =  
 
| market              =  
 
| first announced    = 1995
 
| first announced    = 1995
Line 25: Line 25:
 
| bus type            = FSB
 
| bus type            = FSB
 
| bus speed          = 33 MHz
 
| bus speed          = 33 MHz
| bus rate            =  
+
| bus rate            = 33 MT/s
 
| clock multiplier    = 3
 
| clock multiplier    = 3
 
| cpuid              =  
 
| cpuid              =  
Line 45: Line 45:
 
| thread count        =  
 
| thread count        =  
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          = Yes
+
 
 
| power              =  
 
| power              =  
 
| v core              = 3.3 V
 
| v core              = 3.3 V
Line 90: Line 90:
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{cache info
 
{{cache info
|l1 cache=8 KB
+
|l1 cache=8 KiB
|l1 break=1x8 KB
+
|l1 break=1x8 KiB
 
|l1 desc=4-way set associative
 
|l1 desc=4-way set associative
 
|l1 extra=(unified, write-back policy)
 
|l1 extra=(unified, write-back policy)

Latest revision as of 14:19, 13 December 2017

Edit Values
Am486DX4-100SV8B
AMD 486 DX4 100 SV8B Front.jpg
Am486DX4-100SV8B
General Info
DesignerAMD
ManufacturerAMD
Model NumberAm486DX4-100SV8B
Part NumberA80486DX4-100SV8B,
S80486DX4-100SV8B
Introduction1995 (announced)
March, 1996 (launched)
ShopAmazon
General Specs
FamilyAm486
SeriesAm486DX4S
Frequency100 MHz
Bus typeFSB
Bus speed33 MHz
Bus rate33 MT/s
Clock multiplier3
Microarchitecture
Microarchitecture80486
Core NameAm486DX4S
Process500 nm
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore3.3 V ± 0.3 V
OP Temperature0 °C – 85 °C

Am486DX4-100SV8B was an Enhanced Am486 microprocessor introduced by AMD in 1996. This processor had a clock multiplier of 3 having a frequency of 100 MHz with a bus frequency of 33 MHz. This "Enhanced" Am486 includes some other features such as SMM, stop-clock control, and write-back cache. AMD later introduced the Am486DX4-100SV16B which was identical but had its L1$ doubled to 16 KB.

Cache[edit]

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-back policy)

Graphics[edit]

This chip had no integrated graphics processing unit.

Features[edit]

  • Stop-clock control
  • System Management Mode (SMM)

Packaging[edit]

Part Package
A80486DX4-100SV8B CPGA-168
S80486DX4-100SV8B SQFP-208

Documents[edit]

Gallery[edit]

See also[edit]

has featureSystem Management Mode +
l1$ description4-way set associative +