From WikiChip
Difference between revisions of "intel/core i3/6120t"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(13 intermediate revisions by 5 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Core i3-6120T}} | {{intel title|Core i3-6120T}} | ||
− | {{ | + | {{chip |
− | | name | + | |name=Core i3-6120T |
− | | no image | + | |no image=Yes |
− | | image | + | |image=skylake (fclga1151).png |
− | + | |designer=Intel | |
− | + | |manufacturer=Intel | |
− | | designer | + | |model number=i3-6120T |
− | | manufacturer | + | |part number=CM8066201927104 |
− | | model number | + | |s-spec=SR2HF |
− | | part number | + | |market=Desktop |
− | | | + | |first announced=May 9, 2016 |
− | | | + | |family=Core i3 |
− | | | + | |series=i3-6000 |
− | | | + | |locked=Yes |
− | | | + | |bus type=DMI 3.0 |
− | | | + | |bus links=4 |
− | | | + | |bus rate=8 GT/s |
− | | | + | |isa=x86-64 |
− | | | + | |isa family=x86 |
+ | |microarch=Skylake | ||
+ | |chipset=Sunrise Point | ||
+ | |core name=Skylake S | ||
+ | |core family=6 | ||
+ | |core model=94 | ||
+ | |core stepping=S0 | ||
+ | |process=14 nm | ||
+ | |technology=CMOS | ||
+ | |die area=98.57 mm² | ||
+ | |die length=10.3 mm | ||
+ | |die width=9.57 mm | ||
+ | |word size=64 bit | ||
+ | |core count=2 | ||
+ | |thread count=4 | ||
+ | |max cpus=1 | ||
+ | |max memory=64 GiB | ||
+ | |v core min=0.55 V | ||
+ | |v core max=1.52 V | ||
+ | |tdp=35 W | ||
+ | |tjunc min=0 °C | ||
+ | |tjunc max=100 °C | ||
+ | |tstorage min=-25 °C | ||
+ | |tstorage max=125 °C | ||
+ | |package module 1={{packages/intel/fclga-1151}} | ||
+ | }} | ||
+ | '''Core i3-6120T''' is a [[dual-core]] {{arch|64}} [[x86]] entry-level performance desktop microprocessor announced by [[Intel]] in early 2016. This processor, which is based on the {{intel|Skylake|l=arch}} microarchitecture and is fabricated on a [[14 nm process]], has a base frequency of ? GHz with a TDP of 35 W. The i3-6120T incorporates the {{intel|HD Graphics 530}} [[IGP]] operating at 350 MHz and a turbo frequency of 950 MHz. This chip supports up to 64 GiB of dual-channel DDR4-2133 ECC memory. | ||
− | + | It's unknown if this processor was ever released. | |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | + | {{unknown features}} | |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
== Cache == | == Cache == | ||
{{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}} | {{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}} | ||
− | {{cache | + | {{cache size |
− | |l1i cache=64 | + | |l1 cache=128 KiB |
− | |l1i break=2x32 | + | |l1i cache=64 KiB |
+ | |l1i break=2x32 KiB | ||
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
− | + | |l1d cache=64 KiB | |
− | |l1d cache=64 | + | |l1d break=2x32 KiB |
− | |l1d break=2x32 | ||
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
− | |l1d | + | |l1d policy=write-back |
− | |l2 cache=512 | + | |l2 cache=512 KiB |
− | |l2 break=2x256 | + | |l2 break=2x256 KiB |
|l2 desc=4-way set associative | |l2 desc=4-way set associative | ||
− | |l2 | + | |l2 policy=write-back |
− | |l3 cache=3 | + | |l3 cache=3 MiB |
− | |l3 | + | |l3 break=2x1.5 MiB |
+ | |l3 policy=write-back | ||
+ | }} | ||
+ | |||
+ | == Memory controller == | ||
+ | {{memory controller | ||
+ | |type=DDR3L-1600 | ||
+ | |type 2=DDR4-2133 | ||
+ | |ecc=Yes | ||
+ | |max mem=64 GiB | ||
+ | |controllers=1 | ||
+ | |channels=2 | ||
+ | |max bandwidth=31.79 GiB/s | ||
+ | |bandwidth schan=15.89 GiB/s | ||
+ | |bandwidth dchan=31.79 GiB/s | ||
}} | }} | ||
== Expansions == | == Expansions == | ||
− | {{ | + | {{expansions |
| pcie revision = 3.0 | | pcie revision = 3.0 | ||
| pcie lanes = 16 | | pcie lanes = 16 | ||
| pcie config = 1x16 | | pcie config = 1x16 | ||
− | | pcie config | + | | pcie config 2 = 2x8 |
− | | pcie config | + | | pcie config 3 = 1x8+2x4 |
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
− | == | + | == Graphics == |
− | {{ | + | {{integrated graphics |
− | | | + | | gpu = HD Graphics 530 |
− | | | + | | device id = 0x1912 |
− | | | + | | designer = Intel |
− | | | + | | execution units = 24 |
− | | | + | | max displays = 3 |
− | | | + | | max memory = 64 GiB |
− | | | + | | frequency = 350 MHz |
− | | | + | | max frequency = 950 MHz |
− | | | + | |
− | | | + | | output crt = |
− | | | + | | output sdvo = |
− | | | + | | output dsi = |
− | | mmx | + | | output edp = Yes |
− | | sse | + | | output dp = Yes |
− | | sse2 | + | | output hdmi = Yes |
− | | sse3 | + | | output vga = |
− | | ssse3 | + | | output dvi = Yes |
− | | | + | |
− | | | + | | directx ver = 12 |
− | | | + | | opengl ver = 4.4 |
− | | aes | + | | opencl ver = 2.0 |
− | | | + | | hdmi ver = 1.4a |
− | | | + | | dp ver = 1.2 |
− | | | + | | edp ver = 1.3 |
− | | | + | | max res hdmi = 4096x2304 |
− | | | + | | max res hdmi freq = 24 Hz |
− | | | + | | max res dp = 4096x2304 |
− | | | + | | max res dp freq = 60 Hz |
− | | | + | | max res edp = 4096x2304 |
− | | mpx | + | | max res edp freq = 60 Hz |
− | | sgx | + | | max res vga = |
− | | | + | | max res vga freq = |
− | | | + | |
− | | | + | | features = Yes |
− | | | + | | intel quick sync = Yes |
+ | | intel intru 3d = Yes | ||
+ | | intel insider = | ||
+ | | intel widi = | ||
+ | | intel fdi = | ||
+ | | intel clear video = Yes | ||
+ | | intel clear video hd = Yes | ||
+ | }} | ||
+ | {{skylake hardware accelerated video table|col=1}} | ||
+ | |||
+ | == Features == | ||
+ | {{x86 features | ||
+ | |real=Yes | ||
+ | |protected=Yes | ||
+ | |smm=Yes | ||
+ | |fpu=Yes | ||
+ | |x8616=Yes | ||
+ | |x8632=Yes | ||
+ | |x8664=Yes | ||
+ | |nx=Yes | ||
+ | |mmx=Yes | ||
+ | |emmx=Yes | ||
+ | |sse=Yes | ||
+ | |sse2=Yes | ||
+ | |sse3=Yes | ||
+ | |ssse3=Yes | ||
+ | |sse41=Yes | ||
+ | |sse42=Yes | ||
+ | |sse4a=No | ||
+ | |avx=Yes | ||
+ | |avx2=Yes | ||
+ | |||
+ | |abm=Yes | ||
+ | |tbm=No | ||
+ | |bmi1=Yes | ||
+ | |bmi2=Yes | ||
+ | |fma3=Yes | ||
+ | |fma4=No | ||
+ | |aes=Yes | ||
+ | |rdrand=Yes | ||
+ | |sha=No | ||
+ | |xop=No | ||
+ | |adx=Yes | ||
+ | |clmul=Yes | ||
+ | |f16c=Yes | ||
+ | |tbt1=No | ||
+ | |tbt2=No | ||
+ | |tbmt3=No | ||
+ | |bpt=No | ||
+ | |eist=Yes | ||
+ | |sst=No | ||
+ | |flex=No | ||
+ | |fastmem=No | ||
+ | |isrt=No | ||
+ | |sba=No | ||
+ | |mwt=No | ||
+ | |sipp=No | ||
+ | |att=No | ||
+ | |ipt=Yes | ||
+ | |tsx=No | ||
+ | |txt=No | ||
+ | |ht=Yes | ||
+ | |vpro=No | ||
+ | |vtx=Yes | ||
+ | |vtd=Yes | ||
+ | |ept=Yes | ||
+ | |mpx=Yes | ||
+ | |sgx=Yes | ||
+ | |securekey=Yes | ||
+ | |osguard=Yes | ||
+ | |3dnow=No | ||
+ | |e3dnow=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdvi=No | ||
+ | |amdv=No | ||
+ | |amdsme=No | ||
+ | |amdtsme=No | ||
+ | |amdsev=No | ||
+ | |rvi=No | ||
+ | |smt=No | ||
+ | |sensemi=No | ||
+ | |xfr=No | ||
}} | }} |
Latest revision as of 15:16, 13 December 2017
Edit Values | ||||||||||||
Core i3-6120T | ||||||||||||
General Info | ||||||||||||
Designer | Intel | |||||||||||
Manufacturer | Intel | |||||||||||
Model Number | i3-6120T | |||||||||||
Part Number | CM8066201927104 | |||||||||||
S-Spec | SR2HF | |||||||||||
Market | Desktop | |||||||||||
Introduction | May 9, 2016 (announced) | |||||||||||
Shop | Amazon | |||||||||||
General Specs | ||||||||||||
Family | Core i3 | |||||||||||
Series | i3-6000 | |||||||||||
Locked | Yes | |||||||||||
Bus type | DMI 3.0 | |||||||||||
Bus rate | 4 × 8 GT/s | |||||||||||
Microarchitecture | ||||||||||||
ISA | x86-64 (x86) | |||||||||||
Microarchitecture | Skylake | |||||||||||
Chipset | Sunrise Point | |||||||||||
Core Name | Skylake S | |||||||||||
Core Family | 6 | |||||||||||
Core Model | 94 | |||||||||||
Core Stepping | S0 | |||||||||||
Process | 14 nm | |||||||||||
Technology | CMOS | |||||||||||
Die | 98.57 mm² 10.3 mm × 9.57 mm | |||||||||||
Word Size | 64 bit | |||||||||||
Cores | 2 | |||||||||||
Threads | 4 | |||||||||||
Max Memory | 64 GiB | |||||||||||
Multiprocessing | ||||||||||||
Max SMP | 1-Way (Uniprocessor) | |||||||||||
Electrical | ||||||||||||
Vcore | 0.55 V-1.52 V | |||||||||||
TDP | 35 W | |||||||||||
Tjunction | 0 °C – 100 °C | |||||||||||
Tstorage | -25 °C – 125 °C | |||||||||||
Packaging | ||||||||||||
|
Core i3-6120T is a dual-core 64-bit x86 entry-level performance desktop microprocessor announced by Intel in early 2016. This processor, which is based on the Skylake microarchitecture and is fabricated on a 14 nm process, has a base frequency of ? GHz with a TDP of 35 W. The i3-6120T incorporates the HD Graphics 530 IGP operating at 350 MHz and a turbo frequency of 950 MHz. This chip supports up to 64 GiB of dual-channel DDR4-2133 ECC memory.
It's unknown if this processor was ever released.
Cache[edit]
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options
|
||||||||
|
Graphics[edit]
Integrated Graphics Information
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
[Edit] Skylake (Gen9) Hardware Accelerated Video Capabilities | |||||||
---|---|---|---|---|---|---|---|
Codec | Encode | Decode | |||||
Profiles | Levels | Max Resolution | Profiles | Levels | Max Resolution | ||
MPEG-2 (H.262) | Main | High | 1080p (FHD) | Main | Main, High | 1080p (FHD) | |
MPEG-4 AVC (H.264) | High, Main | 5.1 | 2160p (4K) | Main, High, SHP, MHP | 5.1 | 2160p (4K) | |
JPEG/MJPEG | Baseline | - | 16k x 16k | Baseline | Unified | 16k x 16k | |
HEVC (H.265) | Main | 5.1 | 2160p (4K) | Main, Main 10 | 5.1 | 2160p (4K) | |
VC-1 | ✘ | Advanced, Main, Simple | 3, High | 3840x3840 | |||
VP8 | Unified | Unified | - | 0 | Unified | 1080p | |
VP9 | ✘ | 0 | Unified | 2160p (4K) |
Features[edit]
[Edit/Modify Supported Features]
Facts about "Core i3-6120T - Intel"
l1d$ description | 8-way set associative + |
l1i$ description | 8-way set associative + |
l2$ description | 4-way set associative + |
l3$ description | shared + |