From WikiChip
Difference between revisions of "intel/80486/486dx2-50"
< intel‎ | 80486

m (Bot: moving all {{mpu}} to {{chip}})
 
(6 intermediate revisions by 3 users not shown)
Line 1: Line 1:
 
{{intel title|i486DX2-50}}
 
{{intel title|i486DX2-50}}
{{mpu
+
{{chip
 
| name                = Intel i486DX2-50
 
| name                = Intel i486DX2-50
 
| image              = Ic-photo-Intel--SB80486DX2-50--(486-CPU).JPG
 
| image              = Ic-photo-Intel--SB80486DX2-50--(486-CPU).JPG
Line 37: Line 37:
 
| s-spec 9            = SX768
 
| s-spec 9            = SX768
 
| s-spec 10          = SX808
 
| s-spec 10          = SX808
| s-spec 11          = SX912
+
| s-spec 11           = SX825
| s-spec 12           = SX954
+
| s-spec 12           = SX912
 +
| s-spec 13          = SX920
 +
| s-spec 14           = SX954
 
| s-spec es          =  
 
| s-spec es          =  
 
| s-spec qs          = Q0382
 
| s-spec qs          = Q0382
Line 62: Line 64:
 
| core count          = 1
 
| core count          = 1
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 +
 
  
| electrical          = Yes
 
 
| power              = 3.88 W
 
| power              = 3.88 W
 
| v core              = 5 V
 
| v core              = 5 V
Line 88: Line 90:
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{cache info
 
{{cache info
|l1 cache=8 KB
+
|l1 cache=8 KiB
|l1 break=1x8 KB
+
|l1 break=1x8 KiB
 
|l1 desc=4-way set associative
 
|l1 desc=4-way set associative
|l1 extra=(unified, write-through policy )
+
|l1 extra=(unified, write-through policy)
 
}}
 
}}
  
Line 104: Line 106:
 
File:Ic-photo-intel-A80486DX2-50-(486DX2).png|A80486DX2-50, S-Spec SX808
 
File:Ic-photo-intel-A80486DX2-50-(486DX2).png|A80486DX2-50, S-Spec SX808
 
File:Intel i486 DX2-50 MHz.jpg|A80486DX2-50, S-Spec SX641
 
File:Intel i486 DX2-50 MHz.jpg|A80486DX2-50, S-Spec SX641
 +
File:KL Intel i486DX2 PQFP.jpg|SB80486DX2-50, S-Spec SX920
 +
File:Sb80486dx2-50 sx825 observe.png|SB80486DX2-50, S-Spec SX825
 
</gallery>
 
</gallery>
  
 
== See also ==
 
== See also ==
 
* {{intel|80486|80486 family}}
 
* {{intel|80486|80486 family}}

Latest revision as of 16:13, 13 December 2017

Edit Values
Intel i486DX2-50
Ic-photo-Intel--SB80486DX2-50--(486-CPU).JPG
SB80486DX2-50
General Info
DesignerIntel
ManufacturerIntel
Model Numberi486DX2-50
Part NumberA80486DX2-50,
MA80486DX2-50,
MQ80486DX2-50,
TQ80486DX250,
SB80486DX2-50
S-SpecSX626, SX627, SX641, SX721, SX738, SX749, SX760, SX761, SX768, SX808, SX825, SX912, SX920, SX954
Q0382 (QS), Q0424 (QS)
IntroductionMarch 3, 1992 (launched)
ShopAmazon
General Specs
Family80486
Series486DX2
Frequency50 MHz
Bus typeFSB
Bus speed25 MHz
Bus rate25 MT/s
Clock multiplier2
CPUID432, 433, 435, 436
Microarchitecture
Microarchitecture80486
Core Name486DX2
Process1 µm, 800 nm
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Power dissipation3.88 W
Vcore5 V ± 5%
OP Temperature0 °C – 85 °C

i486DX2-50 was a fourth-generation x86 microprocessor introduced by Intel in 1992. This chip, which is based on the 80486 microarchitecture, had a clock doubler operating at 50 MHz, twice the bus frequency. Like the original i486DX, this chip implemented the 80387 FPU on-die and incorporated System Management Mode (SMM).

Cache[edit]

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-through policy)

Graphics[edit]

This chip had no integrated graphics processing unit.

Features[edit]

Gallery[edit]

See also[edit]

Facts about "i486DX2-50 - Intel"
l1$ description4-way set associative +