From WikiChip
Difference between revisions of "intel/xeon e3/e3-1535m v5"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(24 intermediate revisions by 2 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Xeon E3-1535M V5}} | {{intel title|Xeon E3-1535M V5}} | ||
− | {{ | + | {{chip |
− | | name | + | |name=Xeon E3-1535M V5 |
− | | | + | |image=skylake h (front).png |
− | + | |designer=Intel | |
− | + | |manufacturer=Intel | |
− | + | |model number=E3-1535M V5 | |
− | | designer | + | |part number=CL8066202191412 |
− | | manufacturer | + | |s-spec=SR2FM |
− | | model number | + | |market=Mobile |
− | | part number | + | |first announced=September 1, 2015 |
− | | | + | |first launched=October 12, 2015 |
− | | market | + | |release price=$623 |
− | | first announced | + | |family=Xeon E3 |
− | | first launched | + | |series=E3-1500 v5 |
− | | | + | |locked=Yes |
− | + | |frequency=2,900 MHz | |
− | + | |turbo frequency1=3,800 MHz | |
− | | family | + | |turbo frequency2=3,600 MHz |
− | | series | + | |turbo frequency3=3,500 MHz |
− | | locked | + | |turbo frequency4=3,400 MHz |
− | | frequency | + | |bus type=DMI 3.0 |
− | + | |bus links=4 | |
− | | turbo frequency1 | + | |bus rate=8 GT/s |
− | | turbo frequency2 | + | |clock multiplier=29 |
− | | turbo frequency3 | + | |isa=x86-64 |
− | | turbo frequency4 | + | |isa family=x86 |
− | | bus type | + | |microarch=Skylake |
− | | bus | + | |platform=Greenlow |
− | | bus rate | + | |chipset=f |
− | | clock multiplier | + | |core name=Skylake H |
− | | | + | |core family=6 |
− | + | |core model=94 | |
− | | | + | |core stepping=R0 |
− | + | |process=14 nm | |
− | + | |technology=CMOS | |
− | + | |die area=122 mm² | |
− | | microarch | + | |word size=64 bit |
− | | platform | + | |core count=4 |
− | | chipset | + | |thread count=8 |
− | | core name | + | |max cpus=1 |
− | | core family | + | |max memory=64 GiB |
− | | core model | + | |v core min=0.55 V |
− | | core stepping | + | |v core max=1.52 V |
− | | process | + | |tdp=45 W |
− | + | |ctdp down=35 W | |
− | | technology | + | |temp min=0 °C |
− | | die | + | |temp max=100 °C |
− | | word size | + | |tjunc min=0 °C |
− | | core count | + | |tjunc max=100 °C |
− | | thread count | + | |tstorage min=-25 °C |
− | | max cpus | + | |tstorage max=125 °C |
− | | max memory | + | |package module 1={{packages/intel/fcbga-1440}} |
− | |||
− | |||
− | | v core | ||
− | | v core | ||
− | |||
− | | tdp | ||
− | | ctdp down | ||
− | | | ||
− | |||
− | |||
− | | temp max | ||
− | | | ||
− | |||
− | | | ||
− | | | ||
− | | | ||
− | | package | ||
− | |||
− | |||
}} | }} | ||
− | + | '''Xeon E3-1535M v5''' is a {{arch|64}} [[quad-core]] [[x86]] high-end performance mobile workstation [[microprocessor]] introduced by [[Intel]] in late 2015. The E3-1535M v5, which is based on the {{intel|Skylake|l=arch}} microarchitecture and is fabricated on a [[14 nm process]], has a base frequency of 2.9 GHz and a {{intel|turbo boost}} frequency of up to 3.8 GHz with a TDP of 45 W and a configurable TDP-down of 35 W. This processor incorporates the {{intel|HD Graphics P530}} [[integrated graphics]] operating at 350 MHz with a turbo frequency of 1.05 GHz. This model supports 64 GiB of dual-channel DDR4-2133 ECC memory. | |
== Cache == | == Cache == | ||
{{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}} | {{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}} | ||
− | {{cache | + | {{cache size |
− | |l1i cache=128 | + | |l1 cache=256 KiB |
− | |l1i break=4x32 | + | |l1i cache=128 KiB |
+ | |l1i break=4x32 KiB | ||
|l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
− | + | |l1d cache=128 KiB | |
− | |l1d cache=128 | + | |l1d break=4x32 KiB |
− | |l1d break=4x32 | ||
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
− | |l1d | + | |l1d policy=write-back |
− | |l2 cache=1 | + | |l2 cache=1 MiB |
− | |l2 break=4x256 | + | |l2 break=4x256 KiB |
|l2 desc=4-way set associative | |l2 desc=4-way set associative | ||
− | |l2 | + | |l2 policy=write-back |
− | |l3 cache=8 | + | |l3 cache=8 MiB |
− | |l3 break=4x2 | + | |l3 break=4x2 MiB |
− | |l3 | + | |l3 policy=write-back |
− | | | + | }} |
+ | |||
+ | == Memory controller == | ||
+ | {{memory controller | ||
+ | |type=LPDDR3-1866 | ||
+ | |type 2=DDR3L-1600 | ||
+ | |type 3=DDR4-2133 | ||
+ | |ecc=Yes | ||
+ | |max mem=64 GiB | ||
+ | |controllers=1 | ||
+ | |channels=2 | ||
+ | |max bandwidth=31.79 GiB/s | ||
+ | |bandwidth schan=15.89 GiB/s | ||
+ | |bandwidth dchan=31.79 GiB/s | ||
+ | }} | ||
+ | |||
+ | == Expansions == | ||
+ | {{expansions | ||
+ | | pcie revision = 3.0 | ||
+ | | pcie lanes = 16 | ||
+ | | pcie config = 1x16 | ||
+ | | pcie config 2 = 2x8 | ||
+ | | pcie config 3 = 1x8+2x4 | ||
}} | }} | ||
== Graphics == | == Graphics == | ||
− | {{integrated | + | {{integrated graphics |
− | | gpu = | + | | gpu = HD Graphics P530 |
| device id = 0x191D | | device id = 0x191D | ||
+ | | designer = Intel | ||
| execution units = 24 | | execution units = 24 | ||
− | | displays | + | | max displays = 3 |
+ | | max memory = 1.7 GiB | ||
| frequency = 350 MHz | | frequency = 350 MHz | ||
− | | max frequency = 1 | + | | max frequency = 1,050 MHz |
− | |||
| output crt = | | output crt = | ||
Line 114: | Line 118: | ||
| output dvi = Yes | | output dvi = Yes | ||
− | | directx ver | + | | directx ver = 12 |
− | | opengl ver | + | | opengl ver = 4.4 |
− | | opencl ver | + | | opencl ver = 2.0 |
− | | | + | | hdmi ver = 1.4a |
− | | | + | | dp ver = 1.2 |
− | | | + | | edp ver = 1.3 |
− | | | + | | max res hdmi = 4096x2304 |
− | | | + | | max res hdmi freq = 24 Hz |
− | | dp | + | | max res dp = 4096x2304 |
− | | edp | + | | max res dp freq = 60 Hz |
+ | | max res edp = 4096x2304 | ||
+ | | max res edp freq = 60 Hz | ||
+ | | max res vga = | ||
+ | | max res vga freq = | ||
− | | | + | | features = Yes |
− | + | | intel quick sync = Yes | |
− | + | | intel intru 3d = Yes | |
− | + | | intel insider = | |
− | + | | intel widi = | |
− | + | | intel fdi = | |
− | + | | intel clear video = Yes | |
− | + | | intel clear video hd = Yes | |
− | |||
− | |||
− | |||
− | |||
− | |||
− | | intel quick sync | ||
− | | intel intru 3d | ||
− | | intel insider | ||
− | | intel widi | ||
− | | intel fdi | ||
− | | intel clear video | ||
}} | }} | ||
+ | {{skylake hardware accelerated video table|col=1}} | ||
− | == | + | == Features == |
− | {{ | + | {{x86 features |
− | | | + | |real=Yes |
− | | | + | |protected=Yes |
− | | | + | |smm=Yes |
− | | | + | |fpu=Yes |
− | | | + | |x8616=Yes |
− | | | + | |x8632=Yes |
− | | | + | |x8664=Yes |
− | | | + | |nx=Yes |
− | | | + | |mmx=Yes |
− | | | + | |emmx=Yes |
− | | | + | |sse=Yes |
− | + | |sse2=Yes | |
+ | |sse3=Yes | ||
+ | |ssse3=Yes | ||
+ | |sse41=Yes | ||
+ | |sse42=Yes | ||
+ | |sse4a=No | ||
+ | |avx=Yes | ||
+ | |avx2=Yes | ||
− | == | + | |abm=Yes |
− | + | |tbm=No | |
− | | | + | |bmi1=Yes |
− | | | + | |bmi2=Yes |
− | | | + | |fma3=Yes |
− | | | + | |fma4=No |
− | | | + | |aes=Yes |
− | | | + | |rdrand=Yes |
− | | | + | |sha=No |
− | | | + | |xop=No |
− | | | + | |adx=Yes |
− | | | + | |clmul=Yes |
− | | | + | |f16c=Yes |
− | | | + | |tbt1=No |
+ | |tbt2=Yes | ||
+ | |tbmt3=No | ||
+ | |bpt=No | ||
+ | |eist=Yes | ||
+ | |sst=No | ||
+ | |flex=Yes | ||
+ | |fastmem=No | ||
+ | |isrt=Yes | ||
+ | |sba=No | ||
+ | |mwt=Yes | ||
+ | |sipp=Yes | ||
+ | |att=No | ||
+ | |ipt=No | ||
+ | |tsx=Yes | ||
+ | |txt=Yes | ||
+ | |ht=Yes | ||
+ | |vpro=Yes | ||
+ | |vtx=Yes | ||
+ | |vtd=Yes | ||
+ | |ept=Yes | ||
+ | |mpx=Yes | ||
+ | |sgx=Yes | ||
+ | |securekey=Yes | ||
+ | |osguard=Yes | ||
+ | |3dnow=No | ||
+ | |e3dnow=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdvi=No | ||
+ | |amdv=No | ||
+ | |amdsme=No | ||
+ | |amdtsme=No | ||
+ | |amdsev=No | ||
+ | |rvi=No | ||
+ | |smt=No | ||
+ | |sensemi=No | ||
+ | |xfr=No | ||
}} | }} |
Latest revision as of 15:27, 13 December 2017
Edit Values | |||||||||||||
Xeon E3-1535M V5 | |||||||||||||
General Info | |||||||||||||
Designer | Intel | ||||||||||||
Manufacturer | Intel | ||||||||||||
Model Number | E3-1535M V5 | ||||||||||||
Part Number | CL8066202191412 | ||||||||||||
S-Spec | SR2FM | ||||||||||||
Market | Mobile | ||||||||||||
Introduction | September 1, 2015 (announced) October 12, 2015 (launched) | ||||||||||||
Release Price | $623 | ||||||||||||
Shop | Amazon | ||||||||||||
General Specs | |||||||||||||
Family | Xeon E3 | ||||||||||||
Series | E3-1500 v5 | ||||||||||||
Locked | Yes | ||||||||||||
Frequency | 2,900 MHz | ||||||||||||
Turbo Frequency | 3,800 MHz (1 core), 3,600 MHz (2 cores), 3,500 MHz (3 cores), 3,400 MHz (4 cores) | ||||||||||||
Bus type | DMI 3.0 | ||||||||||||
Bus rate | 4 × 8 GT/s | ||||||||||||
Clock multiplier | 29 | ||||||||||||
Microarchitecture | |||||||||||||
ISA | x86-64 (x86) | ||||||||||||
Microarchitecture | Skylake | ||||||||||||
Platform | Greenlow | ||||||||||||
Chipset | f | ||||||||||||
Core Name | Skylake H | ||||||||||||
Core Family | 6 | ||||||||||||
Core Model | 94 | ||||||||||||
Core Stepping | R0 | ||||||||||||
Process | 14 nm | ||||||||||||
Technology | CMOS | ||||||||||||
Die | 122 mm² | ||||||||||||
Word Size | 64 bit | ||||||||||||
Cores | 4 | ||||||||||||
Threads | 8 | ||||||||||||
Max Memory | 64 GiB | ||||||||||||
Multiprocessing | |||||||||||||
Max SMP | 1-Way (Uniprocessor) | ||||||||||||
Electrical | |||||||||||||
Vcore | 0.55 V-1.52 V | ||||||||||||
TDP | 45 W | ||||||||||||
cTDP down | 35 W | ||||||||||||
OP Temperature | 0 °C – 100 °C | ||||||||||||
Tjunction | 0 °C – 100 °C | ||||||||||||
Tstorage | -25 °C – 125 °C | ||||||||||||
Packaging | |||||||||||||
|
Xeon E3-1535M v5 is a 64-bit quad-core x86 high-end performance mobile workstation microprocessor introduced by Intel in late 2015. The E3-1535M v5, which is based on the Skylake microarchitecture and is fabricated on a 14 nm process, has a base frequency of 2.9 GHz and a turbo boost frequency of up to 3.8 GHz with a TDP of 45 W and a configurable TDP-down of 35 W. This processor incorporates the HD Graphics P530 integrated graphics operating at 350 MHz with a turbo frequency of 1.05 GHz. This model supports 64 GiB of dual-channel DDR4-2133 ECC memory.
Cache[edit]
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||
|
Expansions[edit]
Expansion Options
|
||||||||
|
Graphics[edit]
Integrated Graphics Information
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
[Edit] Skylake (Gen9) Hardware Accelerated Video Capabilities | |||||||
---|---|---|---|---|---|---|---|
Codec | Encode | Decode | |||||
Profiles | Levels | Max Resolution | Profiles | Levels | Max Resolution | ||
MPEG-2 (H.262) | Main | High | 1080p (FHD) | Main | Main, High | 1080p (FHD) | |
MPEG-4 AVC (H.264) | High, Main | 5.1 | 2160p (4K) | Main, High, SHP, MHP | 5.1 | 2160p (4K) | |
JPEG/MJPEG | Baseline | - | 16k x 16k | Baseline | Unified | 16k x 16k | |
HEVC (H.265) | Main | 5.1 | 2160p (4K) | Main, Main 10 | 5.1 | 2160p (4K) | |
VC-1 | ✘ | Advanced, Main, Simple | 3, High | 3840x3840 | |||
VP8 | Unified | Unified | - | 0 | Unified | 1080p | |
VP9 | ✘ | 0 | Unified | 2160p (4K) |
Features[edit]
[Edit/Modify Supported Features]
Facts about "Xeon E3-1535M V5 - Intel"
device id | 0x191D + |
has feature | integrated gpu + |
integrated gpu | Intel HD Graphics P530 + |
integrated gpu base frequency | 350 MHz (0.35 GHz, 350,000 KHz) + |
integrated gpu max frequency | 1,050 MHz (1.05 GHz, 1,050,000 KHz) + |
l1d$ description | 8-way set associative + |
l1i$ description | 8-way set associative + |
l2$ description | 4-way set associative + |