From WikiChip
					
    Difference between revisions of "cavium/octeon/cn3110-500bg868-scp"    
                	
														m (Bot: moving all {{mpu}} to {{chip}})  | 
				|||
| (4 intermediate revisions by 2 users not shown) | |||
| Line 1: | Line 1: | ||
{{cavium title|CN3110-500 SCP}}  | {{cavium title|CN3110-500 SCP}}  | ||
| − | {{  | + | {{chip  | 
| name                = Cavium CN3110-500 SCP  | | name                = Cavium CN3110-500 SCP  | ||
| no image            =    | | no image            =    | ||
| Line 10: | Line 10: | ||
| model number        = CN3110-500 SCP  | | model number        = CN3110-500 SCP  | ||
| part number         = CN3110-500BG868-SCP  | | part number         = CN3110-500BG868-SCP  | ||
| − | |||
| part number 2       =    | | part number 2       =    | ||
| part number 3       =    | | part number 3       =    | ||
| + | | part number 4       =   | ||
| market              = Embedded  | | market              = Embedded  | ||
| first announced     = January 30, 2006    | | first announced     = January 30, 2006    | ||
| Line 78: | Line 78: | ||
| tambient max        =    | | tambient max        =    | ||
| − | + | |package module 1={{packages/cavium/hsbga-868}}  | |
| − | | package   | ||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
}}  | }}  | ||
The '''CN3110-500 SCP''' is a {{arch|64}} [[single-core]] [[MIPS]] secure communication [[microprocessor]] (SCP) designed by [[Cavium]] and introduced in [[2006]]. This processor, which incorporates a {{cavium|cnMIPS|l=arch}} core, operates at 500 MHz. This processor includes a number of hardware accelerators for network processing and secure communication such as encryption, [[TCP]], and [[QoS]]. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.  | The '''CN3110-500 SCP''' is a {{arch|64}} [[single-core]] [[MIPS]] secure communication [[microprocessor]] (SCP) designed by [[Cavium]] and introduced in [[2006]]. This processor, which incorporates a {{cavium|cnMIPS|l=arch}} core, operates at 500 MHz. This processor includes a number of hardware accelerators for network processing and secure communication such as encryption, [[TCP]], and [[QoS]]. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.  | ||
| Line 157: | Line 148: | ||
}}  | }}  | ||
| − | ==   | + | == Hardware Accelerators ==  | 
| − | + | {{accelerators  | |
| − | + | |encryption=Yes  | |
| − | + | |encryption type=DES, 3DES, AES up to 256 bit, SHA1, SHA-2 up to SHA-512, RSA, DH  | |
| − | + | |tcp=Yes  | |
| − | + | |qos=Yes  | |
| + | }}  | ||
== Block diagram ==  | == Block diagram ==  | ||
Latest revision as of 15:11, 13 December 2017
| Edit Values | |||||||
| Cavium CN3110-500 SCP | |||||||
![]()  | |||||||
| General Info | |||||||
| Designer | Cavium | ||||||
| Manufacturer | TSMC | ||||||
| Model Number | CN3110-500 SCP | ||||||
| Part Number | CN3110-500BG868-SCP | ||||||
| Market | Embedded | ||||||
| Introduction | January 30, 2006 (announced) May 1, 2006 (launched)  | ||||||
| General Specs | |||||||
| Family | OCTEON | ||||||
| Series | CN3100 | ||||||
| Frequency | 500 MHz | ||||||
| Microarchitecture | |||||||
| ISA | MIPS64 (MIPS) | ||||||
| Microarchitecture | cnMIPS | ||||||
| Core Name | cnMIPS | ||||||
| Process | 130 nm | ||||||
| Technology | CMOS | ||||||
| Word Size | 64 bit | ||||||
| Cores | 1 | ||||||
| Threads | 1 | ||||||
| Max Memory | 4 GiB | ||||||
| Multiprocessing | |||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||
| Packaging | |||||||
  | |||||||
The CN3110-500 SCP is a 64-bit single-core MIPS secure communication microprocessor (SCP) designed by Cavium and introduced in 2006. This processor, which incorporates a cnMIPS core, operates at 500 MHz. This processor includes a number of hardware accelerators for network processing and secure communication such as encryption, TCP, and QoS. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.
Contents
Cache[edit]
- Main article: cnMIPS § Cache
 
| 
 Cache Organization  
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.  | 
|||||||||||||||||||||||||
  | 
|||||||||||||||||||||||||
Memory controller[edit]
| 
 Integrated Memory Controller 
 | 
||||||||||||||||
  | 
||||||||||||||||
Optional low-latency controller for content-based processing and meta data
| 
 Integrated Memory Controller 
 | 
||||||||||||||||
  | 
||||||||||||||||
Expansions[edit]
| 
 Expansion Options 
 | 
||||||||||||||||||||||||
 
 
 
  | 
||||||||||||||||||||||||
Networking[edit]
| 
 Networking 
 | 
||||||||
 
  | 
||||||||
Hardware Accelerators[edit]
[Edit/Modify Accelerators Info]
| 
 Hardware Accelerators 
 | 
||||||||||||
 
  | 
||||||||||||
Block diagram[edit]
Datasheet[edit]
Facts about "CN3110-500 SCP  - Cavium"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.  | CN3110-500 SCP - Cavium#package + | 
| base frequency | 500 MHz (0.5 GHz, 500,000 kHz) + | 
| core count | 1 + | 
| core name | cnMIPS + | 
| designer | Cavium + | 
| family | OCTEON + | 
| first announced | January 30, 2006 + | 
| first launched | May 1, 2006 + | 
| full page name | cavium/octeon/cn3110-500bg868-scp + | 
| has ecc memory support | true + | 
| has hardware accelerators for cryptography | true + | 
| has hardware accelerators for network quality of service processing | true + | 
| has hardware accelerators for tcp packet processing | true + | 
| instance of | microprocessor + | 
| isa | MIPS64 + | 
| isa family | MIPS + | 
| l1$ size | 40 KiB (40,960 B, 0.0391 MiB) + | 
| l1d$ description | 64-way set associative + | 
| l1d$ size | 8 KiB (8,192 B, 0.00781 MiB) + | 
| l1i$ description | 4-way set associative + | 
| l1i$ size | 32 KiB (32,768 B, 0.0313 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) + | 
| ldate | May 1, 2006 + | 
| main image |    + | 
| manufacturer | TSMC + | 
| market segment | Embedded + | 
| max cpu count | 1 + | 
| max memory | 4,096 MiB (4,194,304 KiB, 4,294,967,296 B, 4 GiB, 0.00391 TiB) + | 
| max memory bandwidth | 4.97 GiB/s (5,089.28 MiB/s, 5.336 GB/s, 5,336.497 MB/s, 0.00485 TiB/s, 0.00534 TB/s) + and 1.24 GiB/s (1,269.76 MiB/s, 1.331 GB/s, 1,331.44 MB/s, 0.00121 TiB/s, 0.00133 TB/s) + | 
| max memory channels | 1 + | 
| microarchitecture | cnMIPS + | 
| model number | CN3110-500 SCP + | 
| name | Cavium CN3110-500 SCP + | 
| package | HSBGA-868 + | 
| part number | CN3110-500BG868-SCP + | 
| process | 130 nm (0.13 μm, 1.3e-4 mm) + | 
| series | CN3100 + | 
| smp max ways | 1 + | 
| supported memory type | DDR2-667 + | 
| technology | CMOS + | 
| thread count | 1 + | 
| word size | 64 bit (8 octets, 16 nibbles) + | 
