From WikiChip
Difference between revisions of "amd/epyc/7281"
< amd‎ | epyc

m
m (Bot: moving all {{mpu}} to {{chip}})
Line 1: Line 1:
 
{{amd title|EPYC 7281}}
 
{{amd title|EPYC 7281}}
{{mpu
+
{{chip
 
|future=Yes
 
|future=Yes
 
|name=EPYC 7281
 
|name=EPYC 7281

Revision as of 15:07, 13 December 2017

Edit Values
EPYC 7281
General Info
DesignerAMD
ManufacturerGlobalFoundries
Model Number7281
MarketServer
IntroductionJune 20, 2017 (announced)
ShopAmazon
General Specs
FamilyEPYC
Series7000
LockedNo
Frequency2,100 MHz
Turbo Frequency2,700 MHz (1 core),
2,700 MHz (2 cores),
2,700 MHz (3 cores),
2,700 MHz (4 cores),
2,700 MHz (5 cores),
2,700 MHz (6 cores),
2,700 MHz (7 cores),
2,700 MHz (8 cores),
2,700 MHz (9 cores),
2,700 MHz (10 cores),
2,700 MHz (11 cores),
2,700 MHz (12 cores),
2,700 MHz (13 cores),
2,700 MHz (14 cores),
2,700 MHz (15 cores),
2,700 MHz (16 cores)
Clock multiplier21
Microarchitecture
ISAx86-64 (x86)
MicroarchitectureZen
Core NameNaples
Core Family23
Core Model1
Core SteppingB2
Process14 nm
Transistors19,200,000,000
TechnologyCMOS
Die213 mm²
MCPYes (4 dies)
Word Size64 bit
Cores16
Threads32
Max Memory2 TiB
Multiprocessing
Max SMP2-Way (Multiprocessor)
Electrical
TDP155 W, 170 W
Packaging
Template:packages/amd/socket sp3

EPYC 7281 is a dual-socket 64-bit 16-core x86 enterprise server microprocessor introduced by AMD in mid-2017. This processor is based on the Zen microarchitecture and is manufactured on a 14 nm process. The 7281 has a base frequency of 2.1 GHz with a turbo frequency of 2.7 GHz for all cores. This chip has a TDP of 170 W and supports up to 2 TiB of octa-channel DDR4-2666 ECC memory per socket. The TDP is slightly lower at 155 W if DDR4-2400 is used instead.


DIL16 Blank.svg Preliminary Data! Information presented in this article deal with a microprocessor or chip that was recently announced or leaked, thus missing information regarding its features and exact specification. Information may be incomplete and can change by final release.

Cache

Main article: Zen § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$1.5 MiB
1,536 KiB
1,572,864 B
L1I$1 MiB
1,024 KiB
1,048,576 B
16x64 KiB4-way set associative 
L1D$512 KiB
524,288 B
0.5 MiB
16x32 KiB8-way set associativewrite-back

L2$8 MiB
8,192 KiB
8,388,608 B
0.00781 GiB
  16x512 KiB8-way set associativewrite-back

L3$32 MiB
32,768 KiB
33,554,432 B
0.0313 GiB
  4x8 MiB16-way set associativewrite-back

Memory controller

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeDDR4-2666, DDR4-2400
Supports ECCYes
Max Mem2 TiB
Controllers8
Channels8
Max Bandwidth158.95 GiB/s
162,764.8 MiB/s
170.671 GB/s
170,671.263 MB/s
0.155 TiB/s
0.171 TB/s
Bandwidth
Single 19.89 GiB/s
Double 39.72 GiB/s
Quad 79.47 GiB/s
Hexa 119.21 GiB/s
Octa 158.95 GiB/s

In a dual-socket configuration, the maximum supported memory doubles to 4 TiB along with the maximum theoretical bandwidth of 317.9 GiB/s.

Expansions

The EPYC 7351P has 128 Gen 3 PCIe lanes.

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIe
Revision3.0
Max Lanes128
Configs8x16, 32x4


Features

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported x86 Extensions & Processor Features
MMXMMX Extension
EMMXExtended MMX Extension
SSEStreaming SIMD Extensions
SSE2Streaming SIMD Extensions 2
SSE3Streaming SIMD Extensions 3
SSSE3Supplemental SSE3
SSE4.1Streaming SIMD Extensions 4.1
SSE4.2Streaming SIMD Extensions 4.2
SSE4aStreaming SIMD Extensions 4a
AVXAdvanced Vector Extensions
AVX2Advanced Vector Extensions 2
ABMAdvanced Bit Manipulation
BMI1Bit Manipulation Instruction Set 1
BMI2Bit Manipulation Instruction Set 2
FMA33-Operand Fused-Multiply-Add
AESAES Encryption Instructions
RdRandHardware RNG
SHASHA Extensions
ADXMulti-Precision Add-Carry
CLMULCarry-less Multiplication Extension
F16C16-bit Floating Point Conversion
x86-1616-bit x86
x86-3232-bit x86
x86-6464-bit x86
RealReal Mode
ProtectedProtected Mode
SMMSystem Management Mode
FPUIntegrated x87 FPU
NXNo-eXecute
SMTSimultaneous Multithreading
AMD-ViAMD-Vi (I/O MMU virtualization)
AMD-VAMD Virtualization
SMESecure Memory Encryption
TSMETransparent SME
SEVSecure Encrypted Virtualization
SenseMISenseMI Technology
Facts about "EPYC 7281 - AMD"
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
EPYC 7281 - AMD#io +
base frequency2,100 MHz (2.1 GHz, 2,100,000 kHz) +
clock multiplier21 +
core count16 +
core family23 +
core model1 +
core nameNaples +
core steppingB2 +
designerAMD +
die area213 mm² (0.33 in², 2.13 cm², 213,000,000 µm²) +
die count4 +
familyEPYC +
first announcedJune 20, 2017 +
full page nameamd/epyc/7281 +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has amd amd-v technologytrue +
has amd amd-vi technologytrue +
has amd secure encrypted virtualization technologytrue +
has amd secure memory encryption technologytrue +
has amd sensemi technologytrue +
has amd transparent secure memory encryption technologytrue +
has ecc memory supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension + and SenseMI Technology +
has locked clock multiplierfalse +
has simultaneous multithreadingtrue +
has x86 advanced encryption standard instruction set extensiontrue +
instance ofmicroprocessor +
is multi-chip packagetrue +
isax86-64 +
isa familyx86 +
l1$ size1,536 KiB (1,572,864 B, 1.5 MiB) +
l1d$ description8-way set associative +
l1d$ size512 KiB (524,288 B, 0.5 MiB) +
l1i$ description4-way set associative +
l1i$ size1,024 KiB (1,048,576 B, 1 MiB) +
l2$ description8-way set associative +
l2$ size8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) +
l3$ description16-way set associative +
l3$ size32 MiB (32,768 KiB, 33,554,432 B, 0.0313 GiB) +
ldate3000 +
manufacturerGlobalFoundries +
market segmentServer +
max cpu count2 +
max memory2,097,152 MiB (2,147,483,648 KiB, 2,199,023,255,552 B, 2,048 GiB, 2 TiB) +
max memory bandwidth158.95 GiB/s (162,764.8 MiB/s, 170.671 GB/s, 170,671.263 MB/s, 0.155 TiB/s, 0.171 TB/s) +
max memory channels8 +
max pcie lanes128 +
microarchitectureZen +
model number7281 +
nameEPYC 7281 +
process14 nm (0.014 μm, 1.4e-5 mm) +
series7000 +
smp max ways2 +
supported memory typeDDR4-2666 + and DDR4-2400 +
tdp155 W (155,000 mW, 0.208 hp, 0.155 kW) + and 170 W (170,000 mW, 0.228 hp, 0.17 kW) +
technologyCMOS +
thread count32 +
transistor count19,200,000,000 +
turbo frequency (10 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (11 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (12 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (13 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (14 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (15 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (16 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (1 core)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (2 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (3 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (4 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (5 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (6 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (7 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (8 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
turbo frequency (9 cores)2,700 MHz (2.7 GHz, 2,700,000 kHz) +
word size64 bit (8 octets, 16 nibbles) +