From WikiChip
Difference between revisions of "amd/am486/am486dx2-80sv8b"
< amd‎ | am486

m (Bot: corrected mem)
m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(2 intermediate revisions by the same user not shown)
Line 1: Line 1:
 
{{amd title|Am486DX2-80SV8B}}
 
{{amd title|Am486DX2-80SV8B}}
{{mpu
+
{{chip
 
| name                = Am486DX2-80SV8B
 
| name                = Am486DX2-80SV8B
 
| no image            = Yes
 
| no image            = Yes
Line 10: Line 10:
 
| model number        = Am486DX2-80SV8B
 
| model number        = Am486DX2-80SV8B
 
| part number        = A80486DX2-80SV8B
 
| part number        = A80486DX2-80SV8B
| part number 1      =
 
 
| part number 2      =  
 
| part number 2      =  
 
| part number 3      =  
 
| part number 3      =  
 +
| part number 4      =
 
| market              =  
 
| market              =  
 
| first announced    = 1995
 
| first announced    = 1995
Line 48: Line 48:
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          = Yes
+
 
 
| power              =  
 
| power              =  
 
| v core              = 3.3 V
 
| v core              = 3.3 V

Latest revision as of 14:18, 13 December 2017

Edit Values
Am486DX2-80SV8B
General Info
DesignerAMD
ManufacturerAMD
Model NumberAm486DX2-80SV8B
Part NumberA80486DX2-80SV8B
Introduction1995 (announced)
March, 1996 (launched)
ShopAmazon
General Specs
FamilyAm486
SeriesAm486DX2S
Frequency80 MHz
Bus typeFSB
Bus speed40 MHz
Bus rate40 MT/s
Clock multiplier2
Microarchitecture
Microarchitecture80486
Core NameAm486DX2S
Process500 nm
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore3.3 V ± 0.3 V
OP Temperature0 °C – 85 °C

Am486DX2-80SV8B was an Enhanced Am486 microprocessor introduced by AMD in 1996. This processor had a clock multiplier of 2 having base frequency of 80 MHz with a bus frequency of 40 MHz. This "Enhanced" Am486 includes some other features such as SMM, stop-clock control, and write-back cache.

Cache[edit]

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-back policy)

Graphics[edit]

This chip had no integrated graphics processing unit.

Features[edit]

  • Stop-clock control
  • System Management Mode (SMM)

Documents[edit]

See also[edit]

Facts about "Am486DX2-80SV8B - AMD"
has featureSystem Management Mode +
l1$ description4-way set associative +
l1$ size8 KiB (8,192 B, 0.00781 MiB) +