From WikiChip
Difference between revisions of "amd/am486/am486dx2-100"
< amd‎ | am486

(Created page with "{{amd title|Am486DX2-100}} {{mpu | name = Am486DX2-100 | no image = Yes | image = | image size = | caption = |...")
 
m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(7 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{amd title|Am486DX2-100}}
 
{{amd title|Am486DX2-100}}
{{mpu
+
{{chip
 
| name                = Am486DX2-100
 
| name                = Am486DX2-100
| no image            = Yes
 
 
| image              =  
 
| image              =  
 
| image size          =  
 
| image size          =  
Line 10: Line 9:
 
| model number        = Am486DX2-100
 
| model number        = Am486DX2-100
 
| part number        = A80486DX2-100
 
| part number        = A80486DX2-100
| part number 1      =
 
 
| part number 2      =  
 
| part number 2      =  
 
| part number 3      =  
 
| part number 3      =  
 +
| part number 4      =
 
| market              = Desktop
 
| market              = Desktop
 
| first announced    = 1994
 
| first announced    = 1994
Line 25: Line 24:
 
| bus type            = FSB
 
| bus type            = FSB
 
| bus speed          = 50 MHz
 
| bus speed          = 50 MHz
| bus rate            =  
+
| bus rate            = 50 MT/s
 
| clock multiplier    = 2
 
| clock multiplier    = 2
 
| cpuid              =  
 
| cpuid              =  
Line 46: Line 45:
 
| thread count        =  
 
| thread count        =  
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          = Yes
+
 
 
| power              =  
 
| power              =  
 
| v core              = 3.3 V
 
| v core              = 3.3 V
Line 63: Line 62:
  
 
| packaging          = Yes
 
| packaging          = Yes
| package             = PGA-168
+
| package 0          = CPGA-168
| package type       = PGA
+
| package 0 type     = CPGA
| package pitch       =  
+
| package 0 pins      = 168
| package size        =  
+
| package 0 pitch     = 2.286 mm
| socket             = Socket 1
+
| package 0 width    = 44.069 mm
| socket 2           = Socket 2
+
| package 0 length    = 44.069 mm
| socket 3           = Socket 3
+
| package 0 height    = 3.556 mm
 +
| socket 0            = Socket 1
 +
| socket 0 type      =
 +
| socket 0 2         = Socket 2
 +
| socket 0 2 type    =
 +
| socket 0 3         = Socket 3
 +
| socket 0 3 type    =
 
}}
 
}}
 
'''Am486DX2-100''' was an {{intel|80486}}-compatible microprocessor introduced by [[AMD]] in 1994. This processor had a clock multiplier of 2 having base frequency of 100 MHz with a bus frequency of 50 MHz.
 
'''Am486DX2-100''' was an {{intel|80486}}-compatible microprocessor introduced by [[AMD]] in 1994. This processor had a clock multiplier of 2 having base frequency of 100 MHz with a bus frequency of 50 MHz.
Line 76: Line 81:
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{cache info
 
{{cache info
|l1 cache=8 KB
+
|l1 cache=8 KiB
|l1 break=1x8 KB
+
|l1 break=1x8 KiB
 
|l1 desc=4-way set associative
 
|l1 desc=4-way set associative
 
|l1 extra=(unified, write-through policy)
 
|l1 extra=(unified, write-through policy)

Latest revision as of 14:18, 13 December 2017

Edit Values
Am486DX2-100
no photo (ic).svg
General Info
DesignerAMD
ManufacturerAMD
Model NumberAm486DX2-100
Part NumberA80486DX2-100
MarketDesktop
Introduction1994 (announced)
September, 1994 (launched)
ShopAmazon
General Specs
FamilyAm486
SeriesAm486DX2
Frequency100 MHz
Bus typeFSB
Bus speed50 MHz
Bus rate50 MT/s
Clock multiplier2
Microarchitecture
Microarchitecture80486
Core Name486DX2
Process500 nm
Transistors1,200,000
TechnologyCMOS
Word Size32 bit
Cores1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Vcore3.3 V ± 0.3 V
OP Temperature0 °C – 85 °C

Am486DX2-100 was an 80486-compatible microprocessor introduced by AMD in 1994. This processor had a clock multiplier of 2 having base frequency of 100 MHz with a bus frequency of 50 MHz.

Cache[edit]

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-through policy)

Graphics[edit]

This chip had no integrated graphics processing unit.

See also[edit]

Facts about "Am486DX2-100 - AMD"
l1$ description4-way set associative +