From WikiChip
Difference between revisions of "freescale/qoriq/p2020"
(P2020) |
|||
| Line 26: | Line 26: | ||
|package module 1={{packages/freescale/te-pbga-ii-689}} | |package module 1={{packages/freescale/te-pbga-ii-689}} | ||
}} | }} | ||
| + | '''QorIQ P2020''' is a {{arch|32}} embedded [[dual-core]] [[POWER]] microprocessor introduced by [[Freescale]] in [[2008]]. This networking/embedded processor, which is based on the {{freescale|e500|l=arch}} microarchitecture and is fabricated on a [[45 nm SOI process]], operates at 1.2 GHz and supports 64-bit DDR2/3 memory. | ||
| + | |||
| + | == Cache == | ||
| + | {{main|freescale/microarchitectures/e500#Memory_Hierarchy|l1=e500 § Cache}} | ||
| + | {{cache size | ||
| + | |l1 cache=128 KiB | ||
| + | |l1i cache=64 KiB | ||
| + | |l1i break=2x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1d cache=64 KiB | ||
| + | |l1d break=2x32 KiB | ||
| + | |l1d desc=8-way set associative | ||
| + | |l1d policy= | ||
| + | |l2 cache=512 KiB | ||
| + | |l2 break=1x512 KiB | ||
| + | |l2 desc=8-way set associative | ||
| + | |l2 policy=Write-through | ||
| + | }} | ||
| + | |||
| + | == Memory controller == | ||
| + | {{memory controller | ||
| + | |type=DDR3-800 | ||
| + | |ecc=Yes | ||
| + | |controllers=1 | ||
| + | |channels=1 | ||
| + | |width=64 bit | ||
| + | |max bandwidth=5.96 GiB/s | ||
| + | |bandwidth schan=5.96 GiB/s | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | * 3x 10/100/1000 Eithernet with SGMII | ||
| + | * 3x PCIe 1.0a controllers with 2 SerDes | ||
| + | * 1x USB 2.0 | ||
| + | * SD/MMC | ||
| + | * SPI | ||
| + | * 2x I2C | ||
| + | * UART | ||
| + | * SEC 3.1 Security Acceleration | ||
Revision as of 22:11, 24 October 2017
Template:mpu QorIQ P2020 is a 32-bit embedded dual-core POWER microprocessor introduced by Freescale in 2008. This networking/embedded processor, which is based on the e500 microarchitecture and is fabricated on a 45 nm SOI process, operates at 1.2 GHz and supports 64-bit DDR2/3 memory.
Cache
- Main article: e500 § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Memory controller
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions
- 3x 10/100/1000 Eithernet with SGMII
- 3x PCIe 1.0a controllers with 2 SerDes
- 1x USB 2.0
- SD/MMC
- SPI
- 2x I2C
- UART
- SEC 3.1 Security Acceleration
Facts about "QorIQ P2020 - Freescale"
| has ecc memory support | true + |
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l2$ description | 8-way set associative + |
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
| max memory bandwidth | 5.96 GiB/s (6,103.04 MiB/s, 6.4 GB/s, 6,399.501 MB/s, 0.00582 TiB/s, 0.0064 TB/s) + |
| max memory channels | 1 + |
| supported memory type | DDR3-800 + |