From WikiChip
					
    Difference between revisions of "amd/am486/am486dx4-100sv8b"    
                	
														| m (Bot: Automated text replacement  (-\| electrical += Yes +)) | m (Bot: corrected param) | ||
| Line 10: | Line 10: | ||
| | model number        = Am486DX4-100SV8B | | model number        = Am486DX4-100SV8B | ||
| | part number         = A80486DX4-100SV8B | | part number         = A80486DX4-100SV8B | ||
| − | | part number  | + | | part number 2       = S80486DX4-100SV8B | 
| − | |||
| | part number 3       =   | | part number 3       =   | ||
| + | | part number 4       =  | ||
| | market              =   | | market              =   | ||
| | first announced     = 1995 | | first announced     = 1995 | ||
Revision as of 17:11, 30 June 2017
Template:mpu Am486DX4-100SV8B was an Enhanced Am486 microprocessor introduced by AMD in 1996. This processor had a clock multiplier of 3 having a frequency of 100 MHz with a bus frequency of 33 MHz. This "Enhanced" Am486 includes some other features such as SMM, stop-clock control, and write-back cache. AMD later introduced the Am486DX4-100SV16B which was identical but had its L1$ doubled to 16 KB.
Cache
- Main article: 80486 § Cache
| Cache Info [Edit Values] | ||
| L1$ | 8 KiB 8,192 B  0.00781 MiB | 1x8 KiB 4-way set associative (unified, write-back policy) | 
Graphics
This chip had no integrated graphics processing unit.
Features
- Stop-clock control
- System Management Mode (SMM)
Packaging
| Part | Package | 
|---|---|
| A80486DX4-100SV8B | CPGA-168 | 
| S80486DX4-100SV8B | SQFP-208 | 
Documents
Gallery
See also
Facts about "Am486DX4-100SV8B  - AMD"
| has feature | System Management Mode + | 
| l1$ description | 4-way set associative + | 
| l1$ size | 8 KiB (8,192 B, 0.00781 MiB) + | 
