From WikiChip
					
    Difference between revisions of "amd/k6-2/k6-2e-233amz"    
                	
														|  (→Cache) | m (Bot: corrected mem) | ||
| Line 44: | Line 44: | ||
| | thread count        = 1 | | thread count        = 1 | ||
| | max cpus            = 1 | | max cpus            = 1 | ||
| − | | max memory          = 4  | + | | max memory          = 4 GiB | 
| | electrical          = Yes | | electrical          = Yes | ||
Revision as of 02:51, 23 June 2017
Template:mpu K6-2E/233AMZ was a 32-bit x86 K6-2-based microprocessor designed and manufactured in 1999 by AMD. Manufactured using a 0.25 µm process, this MPU operated at 233 MHz and had a FSB operating at 66 MHz.
Contents
Cache
- Main article: K6-2 § Cache
L2$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L2$ is off-chip.
| Cache Info [Edit Values] | ||
| L1I$ | 32 KiB 32,768 B  0.0313 MiB | 1x32 KiB 2-way set associative | 
| L1D$ | 32 KiB 32,768 B  0.0313 MiB | 1x32 KiB 2-way set associative | 
Graphics
This SoC has no integrated graphics processing unit.
Features
- Auto-power down state
- Stop clock state
Documents
DataSheet
- AMD-K6-2E Processor Data Sheet; Publication #22529 Revision B/0, January 2000
Facts about "K6-2E/233AMZ  - AMD"
| l1d$ description | 2-way set associative + | 
| l1d$ size | 32 KiB (32,768 B, 0.0313 MiB) + | 
| l1i$ description | 2-way set associative + | 
| l1i$ size | 32 KiB (32,768 B, 0.0313 MiB) + |