From WikiChip
					
    Difference between revisions of "intel/pentium (2009)/p6100"    
                	
														| Line 91: | Line 91: | ||
|l3 desc=12-way set associative  | |l3 desc=12-way set associative  | ||
|l3 policy=write-back  | |l3 policy=write-back  | ||
| + | }}  | ||
| + | |||
| + | == Memory controller ==  | ||
| + | {{memory controller  | ||
| + | |type=DDR3-1066  | ||
| + | |ecc=No  | ||
| + | |max mem=8 GiB  | ||
| + | |controllers=1  | ||
| + | |channels=2  | ||
| + | |max bandwidth=15.88 GiB/s  | ||
| + | |bandwidth schan=7.942 GiB/s  | ||
| + | |bandwidth dchan=15.88 GiB/s  | ||
| + | |pae=36 bit  | ||
}}  | }}  | ||
Revision as of 00:59, 1 December 2016
Template:mpu Pentium P6100 is a 64-bit dual-core x86 mobile microprocessor introduced by Intel in 2010. This processor operates at a frequency of 2.00 GHz and a TDP of 35 W. This MPU is manufactured on a 32 nm process based on the Westmere microarchitecture (Arrandale core). This processor incorporated the HD Graphics (Ironlake) IGP on the same package operating at a base frequency of 500.00 MHz and a burst frequency of 667.00 MHz.
Cache
- Main article: Westmere § Cache
 
| 
 Cache Organization  
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.  | 
|||||||||||||||||||||||||||||||||||||
  | 
|||||||||||||||||||||||||||||||||||||
Memory controller
| 
 Integrated Memory Controller 
 | 
||||||||||||||||
  | 
||||||||||||||||
Facts about "Pentium P6100  - Intel"
| has ecc memory support | false + | 
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l1i$ description | 4-way set associative + | 
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + | 
| l3$ description | 12-way set associative + | 
| l3$ size | 3 MiB (3,072 KiB, 3,145,728 B, 0.00293 GiB) + | 
| max memory bandwidth | 15.88 GiB/s (16,261.12 MiB/s, 17.051 GB/s, 17,051.02 MB/s, 0.0155 TiB/s, 0.0171 TB/s) + | 
| max memory channels | 2 + | 
| supported memory type | DDR3-1066 + |