From WikiChip
					
    Difference between revisions of "intel/xeon e5/e5-2658 v4"    
                	
														|  (Created page with "{{intel title|Xeon E5-2658 v4}} {{mpu | name                = Xeon E5-2658 v4 | no image            = Yes | image               =  | image size          =  | caption...") | |||
| Line 82: | Line 82: | ||
| | socket 0            = LGA-2011-v3 | | socket 0            = LGA-2011-v3 | ||
| | socket 0 type       = LGA | | socket 0 type       = LGA | ||
| + | }} | ||
| + | The '''Xeon E5-2658 v4''' is a {{arch|64}} [[tetradeca-core]] [[x86]] microprocessor introduced by [[Intel]] in 2016. This embedded server MPU is designed for 2S environments. Operating at 2.3 GHz with a {{intel|turbo boost}} frequency of 2.8 GHz for a single active core, this MPU has a TDP of 105 W and is manufactured on a [[14 nm process]] (based on {{intel|Broadwell|l=arch}}). | ||
| + | |||
| + | == Cache == | ||
| + | {{main|intel/microarchitectures/broadwell#Memory_Hierarchy|l1=Broadwell § Cache}} | ||
| + | {{cache info | ||
| + | |l1i cache=448 KiB | ||
| + | |l1i break=14x32 KiB | ||
| + | |l1i desc=8-way set associative | ||
| + | |l1i extra=(per core, write-back) | ||
| + | |l1d cache=448 KiB | ||
| + | |l1d break=14x32 KiB | ||
| + | |l1d desc=8-way set associative | ||
| + | |l1d extra=(per core, write-back) | ||
| + | |l2 cache=3.5 MiB | ||
| + | |l2 break=14x256 KiB | ||
| + | |l2 desc=8-way set associative | ||
| + | |l2 extra=(per core, write-back) | ||
| + | |l3 cache=35 MiB | ||
| + | |l3 break=14x2.5 MiB | ||
| + | |l3 desc=20-way set associative | ||
| + | |l3 extra=(shared, per core, write-back) | ||
| + | }} | ||
| + | |||
| + | == Graphics == | ||
| + | This microprocessor has no [[integrated graphics processing unit]]. | ||
| + | |||
| + | == Memory controller == | ||
| + | {{integrated memory controller | ||
| + | | type               = DDR4-2400 | ||
| + | | controllers        = 1 | ||
| + | | channels           = 4 | ||
| + | | ecc support        = Yes | ||
| + | | max bandwidth      = 71.53 GiB/s | ||
| + | | bandwidth schan    = 17.88 GiB/s | ||
| + | | bandwidth dchan    = 35.76 GiB/s | ||
| + | | max memory         = 1,536 GiB | ||
| + | | pae                = 46 bit | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{mpu expansions | ||
| + | | pcie revision      = 3.0 | ||
| + | | pcie lanes         = 40 | ||
| + | | pcie config        = x4 | ||
| + | | pcie config 1      = x8 | ||
| + | | pcie config 2      = x16 | ||
| + | }} | ||
| + | |||
| + | == Features ==  | ||
| + | {{mpu features | ||
| + | | em64t       = Yes | ||
| + | | nx          = Yes | ||
| + | | txt         = Yes | ||
| + | | tsx         = Yes | ||
| + | | vpro        = Yes | ||
| + | | ht          = Yes | ||
| + | | tbt1        =  | ||
| + | | tbt2        = Yes | ||
| + | | tbmt3       =  | ||
| + | | bpt         =  | ||
| + | | vt-x        = Yes | ||
| + | | vt-d        = Yes | ||
| + | | ept         = Yes | ||
| + | | mmx         = Yes | ||
| + | | sse         = Yes | ||
| + | | sse2        = Yes | ||
| + | | sse3        = Yes | ||
| + | | ssse3       = Yes | ||
| + | | sse4.1      = Yes | ||
| + | | sse4.2      = Yes | ||
| + | | aes         = Yes | ||
| + | | pclmul      = Yes | ||
| + | | avx         = Yes | ||
| + | | avx2        = Yes | ||
| + | | bmi         = Yes | ||
| + | | bmi1        = Yes | ||
| + | | bmi2        = Yes | ||
| + | | f16c        = Yes | ||
| + | | fma3        = Yes | ||
| + | | mpx         =  | ||
| + | | sgx         =  | ||
| + | | eist        = Yes | ||
| + | | secure key  = Yes | ||
| + | | os guard    = Yes | ||
| + | | intel at    =  | ||
| + | | intel ipt   =  | ||
| }} | }} | ||
Revision as of 00:08, 5 November 2016
Template:mpu The Xeon E5-2658 v4 is a 64-bit tetradeca-core x86 microprocessor introduced by Intel in 2016. This embedded server MPU is designed for 2S environments. Operating at 2.3 GHz with a turbo boost frequency of 2.8 GHz for a single active core, this MPU has a TDP of 105 W and is manufactured on a 14 nm process (based on Broadwell).
Cache
- Main article: Broadwell § Cache
| Cache Info [Edit Values] | ||
| L1I$ | 448 KiB 458,752 B  0.438 MiB | 14x32 KiB 8-way set associative (per core, write-back) | 
| L1D$ | 448 KiB 458,752 B  0.438 MiB | 14x32 KiB 8-way set associative (per core, write-back) | 
| L2$ | 3.5 MiB 3,584 KiB  3,670,016 B 0.00342 GiB | 14x256 KiB 8-way set associative (per core, write-back) | 
| L3$ | 35 MiB 35,840 KiB  36,700,160 B 0.0342 GiB | 14x2.5 MiB 20-way set associative (shared, per core, write-back) | 
Graphics
This microprocessor has no integrated graphics processing unit.
Memory controller
| Integrated Memory Controller | |
| Type | DDR4-2400 | 
| Controllers | 1 | 
| Channels | 4 | 
| ECC Support | Yes | 
| Max bandwidth | 71.53 GiB/s | 
| Bandwidth (single) | 17.88 GiB/s | 
| Bandwidth (dual) | 35.76 GiB/s | 
| Max memory | 1,536 GiB | 
| Physical Address Extensions | 46 bit | 
Expansions
Features
Facts about "Xeon E5-2658 v4  - Intel"
| l1d$ description | 8-way set associative + | 
| l1d$ size | 448 KiB (458,752 B, 0.438 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 448 KiB (458,752 B, 0.438 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 3.5 MiB (3,584 KiB, 3,670,016 B, 0.00342 GiB) + | 
| l3$ description | 20-way set associative + | 
| l3$ size | 35 MiB (35,840 KiB, 36,700,160 B, 0.0342 GiB) + |