From WikiChip
Difference between revisions of "amd/k6-2/k6-2-333bnz-66"
< amd‎ | k6-2

Line 14: Line 14:
 
| part number 3      =  
 
| part number 3      =  
 
| market              = Mobile
 
| market              = Mobile
| first announced    = June, 1999
+
| first announced    = June 14, 1999
| first launched      = June, 1999
+
| first launched      = June 14, 1999
 
| last order          =  
 
| last order          =  
 
| last shipment      =  
 
| last shipment      =  

Revision as of 04:08, 5 August 2016

Template:mpu K6-2/333BNZ-66 was a 32-bit x86 K6-2-based mobile microprocessor designed and manufactured in 1999 by AMD. Manufactured using a 0.25 µm process, this MPU operated at 333 MHz with a FSB operating at 66 MHz.

Cache

Main article: K6-2 § Cache

L2$ can be 512 KB to 1 MB, depending on manufacturer and motherboard model. L2$ is off-chip.

Cache Info [Edit Values]
L1I$ 32 KB
"KB" is not declared as a valid unit of measurement for this property.
1x32 KB 2-way set associative
L1D$ 32 KB
"KB" is not declared as a valid unit of measurement for this property.
1x32 KB 2-way set associative

Graphics

This SoC has no integrated graphics processing unit.

Features

Template:mpu features

  • Auto-power down state
  • Stop clock state

Documents

DataSheet

l1d$ description2-way set associative +
l1i$ description2-way set associative +