From WikiChip
Difference between revisions of "amd/am486/am486dx4-100nv8t"
< amd‎ | am486

Line 71: Line 71:
 
| socket 3            = Socket 3
 
| socket 3            = Socket 3
 
}}
 
}}
'''Am486DX2-100NV8T''' was an {{intel|80486}}-compatible microprocessor introduced by [[AMD]] in 1995 following the conclusion of the legal battle with Intel. This processor had a clock multiplier of 3 having base frequency of 100 MHz with a bus frequency of 33 MHz. This model is essentially identical to {{\\|Am486DX4-100V8T}} (and earlier {{\\|Am486DX4-100}}) except that it no longer included Intel's ICE microcode.
+
'''Am486DX2-100NV8T''' was an {{intel|80486}}-compatible microprocessor introduced by [[AMD]] in 1995 following the conclusion of the legal battle with Intel. This processor had a clock multiplier of 3 having base frequency of 100 MHz with a bus frequency of 33 MHz. This model is is a modified version of {{\\|Am486DX4-100V8T}} (and earlier {{\\|Am486DX4-100}}) that no longer included Intel's ICE microcode.
  
 
== Cache ==
 
== Cache ==

Revision as of 20:50, 15 May 2016

Template:mpu Am486DX2-100NV8T was an 80486-compatible microprocessor introduced by AMD in 1995 following the conclusion of the legal battle with Intel. This processor had a clock multiplier of 3 having base frequency of 100 MHz with a bus frequency of 33 MHz. This model is is a modified version of Am486DX4-100V8T (and earlier Am486DX4-100) that no longer included Intel's ICE microcode.

Cache

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KB
"KB" is not declared as a valid unit of measurement for this property.
1x8 KB 4-way set associative (unified, write-through policy)

Graphics

This chip had no integrated graphics processing unit.

Documents

See also

l1$ description4-way set associative +