From WikiChip
Information for "intel/microarchitectures/skylake (server)"
Basic information
| Display title | Skylake (server) - Microarchitectures - Intel |
| Default sort key | Skylake (server), Intel |
| Page length (in bytes) | 54,177 |
| Page ID | 21291 |
| Page content language | English (en) |
| Page content model | wikitext |
| Indexing by robots | Allowed |
| Number of redirects to this page | 4 |
| Counted as a content page | Yes |
| Number of subpages of this page | 0 (0 redirects; 0 non-redirects) |
Page protection
| Edit | Allow all users (infinite) |
| Move | Allow all users (infinite) |
Edit history
| Page creator | Nible (talk | contribs) |
| Date of page creation | 07:58, 21 July 2017 |
| Latest editor | 95.24.55.169 (talk) |
| Date of latest edit | 08:50, 30 November 2025 |
| Total number of edits | 120 |
| Total number of distinct authors | 20 |
| Recent number of edits (within past 90 days) | 1 |
| Recent number of distinct authors | 1 |
Page properties
| Transcluded templates (22) | Templates used on this page:
|
Facts about "Skylake (server) - Microarchitectures - Intel"
| codename | Skylake (server) + |
| core count | 4 +, 6 +, 8 +, 10 +, 12 +, 14 +, 16 +, 18 +, 20 +, 22 +, 24 +, 26 + and 28 + |
| designer | Intel + |
| first launched | May 4, 2017 + |
| full page name | intel/microarchitectures/skylake (server) + |
| instance of | microarchitecture + |
| instruction set architecture | x86-64 + |
| manufacturer | Intel + |
| microarchitecture type | CPU + |
| name | Skylake (server) + |
| pipeline stages (max) | 19 + |
| pipeline stages (min) | 14 + |
| process | 14 nm (0.014 μm, 1.4e-5 mm) + |