From WikiChip
Information for "intel/cores/cascade lake r"
Basic information
Display title | Cascade Lake R - Cores - Intel |
Default sort key | Cascade Lake R, Intel |
Page length (in bytes) | 8,017 |
Page ID | 35930 |
Page content language | English (en) |
Page content model | wikitext |
Indexing by robots | Allowed |
Number of redirects to this page | 1 |
Counted as a content page | Yes |
Number of subpages of this page | 0 (0 redirects; 0 non-redirects) |
Page protection
Edit | Allow all users (infinite) |
Move | Allow all users (infinite) |
Edit history
Page creator | David (talk | contribs) |
Date of page creation | 12:35, 27 February 2020 |
Latest editor | David (talk | contribs) |
Date of latest edit | 10:25, 28 February 2020 |
Total number of edits | 6 |
Total number of distinct authors | 1 |
Recent number of edits (within past 90 days) | 0 |
Recent number of distinct authors | 0 |
Page properties
Transcluded templates (20) | Templates used on this page:
|
Facts about "Cascade Lake R - Cores - Intel"
chipset | Lewisburg + |
designer | Intel + |
first announced | February 24, 2020 + |
first launched | February 24, 2020 + |
instance of | core + |
isa | x86-64 + |
isa family | x86 + |
main image | + |
manufacturer | Intel + |
microarchitecture | Cascade Lake + |
name | Cascade Lake R + |
package | FCLGA-3647 + |
platform | Purley + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |
socket | Socket P + and LGA-3647 + |
technology | CMOS + |
word size | 64 bit (8 octets, 16 nibbles) + |