From WikiChip
Revision history of "amd/epyc/9654"
Diff selection: Mark the radio boxes of the revisions to compare and hit enter or the button at the bottom.
Legend: (cur) = difference with latest revision, (prev) = difference with preceding revision, m = minor edit.
Facts about "EPYC 9654 - AMD"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | EPYC 9654 - AMD#pcie + |
base frequency | 2,400 MHz (2.4 GHz, 2,400,000 kHz) + |
clock multiplier | 24 + |
core count | 96 + |
core family | 25 + |
core model | 17 + |
core name | Genoa + |
core stepping | B1 + |
cpuid | 0x00A10F11 + |
designer | AMD + |
die count | 13 + |
family | EPYC + |
first launched | November 10, 2022 + |
full page name | amd/epyc/9654 + |
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has advanced vector extensions 512 | true + |
has amd amd-v technology | true + |
has amd amd-vi technology | true + |
has amd secure encrypted virtualization technology | true + |
has amd secure memory encryption technology | true + |
has amd sensemi technology | true + |
has amd transparent secure memory encryption technology | true + |
has ecc memory support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension + and SenseMI Technology + |
has locked clock multiplier | true + |
has simultaneous multithreading | true + |
has x86 advanced encryption standard instruction set extension | true + |
instance of | microprocessor + |
is multi-chip package | true + |
isa | x86-64 + |
isa family | x86 + |
l1$ size | 6,144 KiB (6,291,456 B, 6 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 3,072 KiB (3,145,728 B, 3 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 3,072 KiB (3,145,728 B, 3 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 96 MiB (98,304 KiB, 100,663,296 B, 0.0938 GiB) + |
l3$ description | 16-way set associative + |
l3$ size | 384 MiB (393,216 KiB, 402,653,184 B, 0.375 GiB) + |
ldate | November 10, 2022 + |
manufacturer | TSMC + |
market segment | Server + |
max cpu count | 2 + |
max memory | 6,291,456 MiB (6,442,450,944 KiB, 6,597,069,766,656 B, 6,144 GiB, 6 TiB) + |
max memory bandwidth | 429.153 GiB/s (439,453.125 MiB/s, 460.8 GB/s, 460,800 MB/s, 0.419 TiB/s, 0.461 TB/s) + |
max memory channels | 12 + |
max sata ports | 32 + |
max usb ports | 4 + |
microarchitecture | Zen 4 + |
model number | 9654 + |
name | EPYC 9654 + |
package | SP5 + |
part number | 100-100000789 + and 100-100000789WOF + |
process | 5 nm (0.005 μm, 5.0e-6 mm) + and 6 nm (0.006 μm, 6.0e-6 mm) + |
release price | $ 11,805.00 (€ 10,624.50, £ 9,562.05, ¥ 1,219,810.65) + |
release price (tray) | $ 11,805.00 (€ 10,624.50, £ 9,562.05, ¥ 1,219,810.65) + |
series | 9004 + |
smp max ways | 2 + |
socket | Socket SP5 + |
supported memory type | DDR5-4800 + |
tdp | 360 W (360,000 mW, 0.483 hp, 0.36 kW) + |
tdp down | 320 W (320,000 mW, 0.429 hp, 0.32 kW) + |
tdp up | 400 W (400,000 mW, 0.536 hp, 0.4 kW) + |
technology | CMOS + |
thread count | 192 + |
turbo frequency | 3,550 MHz (3.55 GHz, 3,550,000 kHz) + |
turbo frequency (1 core) | 3,700 MHz (3.7 GHz, 3,700,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |