From WikiChip
Revision history of "amd/epyc/9654"
View logs for this page

Diff selection: Mark the radio boxes of the revisions to compare and hit enter or the button at the bottom.
Legend: (cur) = difference with latest revision, (prev) = difference with preceding revision, m = minor edit.

  • (cur | prev) 02:07, 13 March 2023QuietRub (talk | contribs). . (4,288 bytes) (+4,288). . (Created page with "{{amd title|EPYC 9654}} {{chip |name=EPYC 9654 |no image=Yes |designer=AMD |manufacturer=TSMC |model number=9654 |part number=100-100000789 |part number 2=100-100000789WOF |ma...")
Facts about "EPYC 9654 - AMD"
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
EPYC 9654 - AMD#pcie +
base frequency2,400 MHz (2.4 GHz, 2,400,000 kHz) +
clock multiplier24 +
core count96 +
core family25 +
core model17 +
core nameGenoa +
core steppingB1 +
cpuid0x00A10F11 +
designerAMD +
die count13 +
familyEPYC +
first launchedNovember 10, 2022 +
full page nameamd/epyc/9654 +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has advanced vector extensions 512true +
has amd amd-v technologytrue +
has amd amd-vi technologytrue +
has amd secure encrypted virtualization technologytrue +
has amd secure memory encryption technologytrue +
has amd sensemi technologytrue +
has amd transparent secure memory encryption technologytrue +
has ecc memory supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Vector Extensions 512 +, Advanced Encryption Standard Instruction Set Extension + and SenseMI Technology +
has locked clock multipliertrue +
has simultaneous multithreadingtrue +
has x86 advanced encryption standard instruction set extensiontrue +
instance ofmicroprocessor +
is multi-chip packagetrue +
isax86-64 +
isa familyx86 +
l1$ size6,144 KiB (6,291,456 B, 6 MiB) +
l1d$ description8-way set associative +
l1d$ size3,072 KiB (3,145,728 B, 3 MiB) +
l1i$ description8-way set associative +
l1i$ size3,072 KiB (3,145,728 B, 3 MiB) +
l2$ description8-way set associative +
l2$ size96 MiB (98,304 KiB, 100,663,296 B, 0.0938 GiB) +
l3$ description16-way set associative +
l3$ size384 MiB (393,216 KiB, 402,653,184 B, 0.375 GiB) +
ldateNovember 10, 2022 +
manufacturerTSMC +
market segmentServer +
max cpu count2 +
max memory6,291,456 MiB (6,442,450,944 KiB, 6,597,069,766,656 B, 6,144 GiB, 6 TiB) +
max memory bandwidth429.153 GiB/s (439,453.125 MiB/s, 460.8 GB/s, 460,800 MB/s, 0.419 TiB/s, 0.461 TB/s) +
max memory channels12 +
max sata ports32 +
max usb ports4 +
microarchitectureZen 4 +
model number9654 +
nameEPYC 9654 +
packageSP5 +
part number100-100000789 + and 100-100000789WOF +
process5 nm (0.005 μm, 5.0e-6 mm) + and 6 nm (0.006 μm, 6.0e-6 mm) +
release price$ 11,805.00 (€ 10,624.50, £ 9,562.05, ¥ 1,219,810.65) +
release price (tray)$ 11,805.00 (€ 10,624.50, £ 9,562.05, ¥ 1,219,810.65) +
series9004 +
smp max ways2 +
socketSocket SP5 +
supported memory typeDDR5-4800 +
tdp360 W (360,000 mW, 0.483 hp, 0.36 kW) +
tdp down320 W (320,000 mW, 0.429 hp, 0.32 kW) +
tdp up400 W (400,000 mW, 0.536 hp, 0.4 kW) +
technologyCMOS +
thread count192 +
turbo frequency3,550 MHz (3.55 GHz, 3,550,000 kHz) +
turbo frequency (1 core)3,700 MHz (3.7 GHz, 3,700,000 kHz) +
word size64 bit (8 octets, 16 nibbles) +