From WikiChip
Editing socionext/sc2a11

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 1: Line 1:
 
{{socionext title|SC2A11}}
 
{{socionext title|SC2A11}}
{{chip
+
{{mpu
|future=Yes
+
| future             = Yes
|name=Socionext SC2A11
+
| name               = Socionext SC2A11
|image=SC2A11 IMG01.jpg
+
| no image           = Yes
|designer=Socionext
+
| image              =
|designer 2=ARM Holdings
+
| image size          =
|model number=SC2A11
+
| caption            =  
|market=Server
+
| designer           = Socionext
|market 2=Networking
+
| designer 2         = ARM Holdings
|market 3=IoT
+
| manufacturer        =
|first announced=November 14, 2016
+
| model number       = SC2A11
|first launched=2017
+
| part number        =
|frequency=1,000 MHz
+
| part number 1      =
|bus type=AMBA
+
| part number 2      =
|isa=ARMv8
+
| part number 3      =
|isa family=ARM
+
| market             = Server
|microarch=Cortex-A53
+
| market 2           = Networking
|core name=Cortex-A53
+
| market 3           = IoT
|technology=CMOS
+
| first announced     = November 14, 2016
|word size=64 bit
+
| first launched     =
|core count=24
+
| last order          =
|thread count=24
+
| last shipment      =
|max cpus=64
+
| release price      =
|max memory=64 GiB
+
 
|tdp=5 W
+
| family              =
 +
| series              =
 +
| locked              =  
 +
| frequency           = 1,000 MHz
 +
| bus type           = AMBA
 +
| bus speed          = <!-- (Property::bus speed) -->
 +
| bus rate            = <!-- (Property::bus rate) -->
 +
| bus links          = <!-- ?x bus rate -->
 +
| clock multiplier    =  
 +
 
 +
| isa family         = ARM
 +
| isa                = ARMv8
 +
| microarch           = Cortex-A53
 +
| platform            =
 +
| chipset            =
 +
| core name           = Cortex-A53
 +
| core family        =
 +
| core model          =
 +
| core stepping      =
 +
| transistors        =
 +
| technology         = CMOS
 +
| die area            = <!-- XX mm² -->
 +
| die width          =
 +
| die length          =
 +
| word size           = 64 bit
 +
| core count         = 24
 +
| thread count       = 24
 +
| max cpus           =  
 +
| max memory         =
 +
 
 +
| electrical          = <!-- put Yes if electrical info is added -->
 +
| power              = <!-- power consumption  -->
 +
| v core              =
 +
| v core tolerance    =
 +
| v io                =
 +
| v io tolerance      =
 +
| v io 2              = <!-- OR ... -->
 +
| v io 3              =
 +
| sdp                =
 +
| tdp                =  
 +
| tdp typical        =
 +
| ctdp down          =
 +
| ctdp down frequency =
 +
| ctdp up            =
 +
| ctdp up frequency  =
 +
| temp min            = <!-- use TJ/TC whenever possible instead -->
 +
| temp max            =
 +
| tjunc min          = <!-- .. °C -->
 +
| tjunc max          =
 +
| tcase min          =
 +
| tcase max          =
 +
| tstorage min        =
 +
| tstorage max        =
 +
| tambient min        =
 +
| tambient max        =
 +
 
 +
| package module 1    =
 +
| package module 2    =
 +
 
 +
| packaging          = <!-- put Yes if packaging info is added -->
 +
| package 0          =
 +
| package 0 type      =
 +
| package 0 pins      =
 +
| package 0 pitch    =
 +
| package 0 width    =
 +
| package 0 length    =
 +
| package 0 height    =
 +
| socket 0            =
 +
| socket 0 type      =  
 
}}
 
}}
'''SC2A11''' is a {{arch|64}} [[tetracosa-core]] [[ARM]] system on a chip designed by [[Socionext]] for low-power servers and cloud/[[IoT]] edge computing. This chip, which incorporates 24 ultra-low power {{armh|Cortex-A53|l=arch}} cores, operates at 1 GHz and supports up to 64 GiB of DDR4-2133 ECC memory.
+
'''SC2A11''' is a {{arch|64}} [[tetracosa-core]] [[ARM]] system on a chip designed by [[Socionext]] for low-power servers and cloud/[[IoT]] edge computing. This chip, which incorporates 24 ultra-low power {{armh|Cortex-A53|l=arch}} cores, operates at 1 GHz and supports up to DDR4-2133 EEC memory.
  
 
== Cache ==
 
== Cache ==
 
{{main|arm holdings/microarchitectures/cortex-a53#Memory_Hierarchy|l1=Cortex-A53 § Cache}}
 
{{main|arm holdings/microarchitectures/cortex-a53#Memory_Hierarchy|l1=Cortex-A53 § Cache}}
 
{{cache size
 
{{cache size
|l1 cache=1.5 MiB
+
|l1 cache = 1.5 MiB
 
|l1i cache=768 KiB
 
|l1i cache=768 KiB
 
|l1i break=24x32 KiB
 
|l1i break=24x32 KiB
Line 38: Line 106:
 
|l1d break=24x32 KiB
 
|l1d break=24x32 KiB
 
|l1d desc=4-way set associative
 
|l1d desc=4-way set associative
|l2 cache=3 MiB
+
|l2 cache=1.5 MiB
|l2 break=12x256 KiB
+
|l2 break=2x256 KiB
 
|l2 desc=16-way set associative
 
|l2 desc=16-way set associative
 
|l3 cache=4 MiB
 
|l3 cache=4 MiB
Line 48: Line 116:
 
|type=DDR4-2133
 
|type=DDR4-2133
 
|ecc=Yes
 
|ecc=Yes
|max mem=64 GiB
+
|max mem=
|channels=2
+
|controllers=
|max bandwidth=31.79 GiB/s
+
|channels=1
 +
|max bandwidth=15.89 GiB/s
 
|bandwidth schan=15.89 GiB/s
 
|bandwidth schan=15.89 GiB/s
|bandwidth dchan=31.79 GiB/s
+
|bandwidth dchan=
 
}}
 
}}
 
== Expansions ==
 
{{expansions
 
|pcie revision=2.0
 
|pcie lanes=4
 
|uart=4
 
|gp io=Yes
 
}}
 
 
== Graphics ==
 
This SoC has no integrated graphics processing unit.
 
 
== Networking ==
 
* 2x Gigabit Ethernet Interfaces
 
 
== Storage ==
 
* SPI
 
* eMMC
 
 
== Block diagram ==
 
:[[File:SC2A11 block.png|750px]]
 

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
Facts about "SC2A11 - Socionext"
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
SC2A11 - Socionext#io +
base frequency1,000 MHz (1 GHz, 1,000,000 kHz) +
bus typeAMBA +
core count24 +
core nameCortex-A53 +
designerSocionext + and ARM Holdings +
first announcedNovember 14, 2016 +
first launched2017 +
full page namesocionext/sc2a11 +
has ecc memory supporttrue +
instance ofmicroprocessor +
isaARMv8 +
isa familyARM +
l1$ size1,536 KiB (1,572,864 B, 1.5 MiB) +
l1d$ description4-way set associative +
l1d$ size768 KiB (786,432 B, 0.75 MiB) +
l1i$ description2-way set associative +
l1i$ size768 KiB (786,432 B, 0.75 MiB) +
l2$ description16-way set associative +
l2$ size3 MiB (3,072 KiB, 3,145,728 B, 0.00293 GiB) +
l3$ size4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) +
ldate3000 +
main imageFile:SC2A11 IMG01.jpg +
market segmentServer +, Networking + and IoT +
max cpu count64 +
max memory65,536 MiB (67,108,864 KiB, 68,719,476,736 B, 64 GiB, 0.0625 TiB) +
max memory bandwidth31.79 GiB/s (32,552.96 MiB/s, 34.134 GB/s, 34,134.253 MB/s, 0.031 TiB/s, 0.0341 TB/s) +
max memory channels2 +
max pcie lanes4 +
microarchitectureCortex-A53 +
model numberSC2A11 +
nameSocionext SC2A11 +
smp max ways64 +
supported memory typeDDR4-2133 +
tdp5 W (5,000 mW, 0.00671 hp, 0.005 kW) +
technologyCMOS +
thread count24 +
word size64 bit (8 octets, 16 nibbles) +