From WikiChip
Editing intrinsity/fastmath/fastmath-1.5

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 79: Line 79:
 
{{main|intrinsity/microarchitectures/fastmath#Memory_Hierarchy|l1=FastMATH § Cache}}
 
{{main|intrinsity/microarchitectures/fastmath#Memory_Hierarchy|l1=FastMATH § Cache}}
 
{{cache info
 
{{cache info
|l1i cache=16 KiB
+
|l1i cache=16 KB
|l1i break=1x16 KiB
+
|l1i break=1x16 KB
 
|l1i desc=256 blocks × 16 words/block
 
|l1i desc=256 blocks × 16 words/block
|l1d cache=16 KiB
+
|l1i extra=
|l1d break=1x16 KiB
+
|l1d cache=16 KB
 +
|l1d break=1x16 KB
 
|l1d desc=256 blocks × 16 words/block
 
|l1d desc=256 blocks × 16 words/block
 
|l1d extra=write-through or write-back mode
 
|l1d extra=write-through or write-back mode
|l2 cache=1 MiB
+
|l2 cache=1 MB
|l2 break=1x1 MiB
+
|l2 break=1x1 MB
 
|l2 desc=4-way set associative
 
|l2 desc=4-way set associative
|l2 extra=(configurable as SRAM in 256 KiB increments)
+
|l2 extra=(configurable as SRAM in 256 KB increments)
 +
|l3 cache=
 +
|l3 break=
 +
|l3 desc=
 +
|l3 extra=
 
}}
 
}}
  

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
base frequency1,500 MHz (1.5 GHz, 1,500,000 kHz) +
bus rate4,000 MT/s (4 GT/s, 4,000,000 kT/s) +
bus speed500 MHz (0.5 GHz, 500,000 kHz) +
bus typeRapidIO +
core count1 +
core voltage1 V (10 dV, 100 cV, 1,000 mV) +
designerIntrinsity +
familyFastMATH +
first announced2001 +
first launched2002 +
full page nameintrinsity/fastmath/fastmath-1.5 +
has featureJTAG +
instance ofmicroprocessor +
l1d$ description256 blocks × 16 words/block +
l1d$ size16 KiB (16,384 B, 0.0156 MiB) +
l1i$ description256 blocks × 16 words/block +
l1i$ size16 KiB (16,384 B, 0.0156 MiB) +
l2$ description4-way set associative +
l2$ size1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) +
ldate2002 +
manufacturerTSMC +
market segmentEmbedded +
max memory1,024 MiB (1,048,576 KiB, 1,073,741,824 B, 1 GiB, 9.765625e-4 TiB) +
microarchitectureFashMATH +
model numberFastMATH-1.5 +
nameFastMATH 1.5 GHz +
power dissipation13.5 W (13,500 mW, 0.0181 hp, 0.0135 kW) +
process130 nm (0.13 μm, 1.3e-4 mm) +
technologyDynamic CMOS +
thread count1 +
word size32 bit (4 octets, 8 nibbles) +