From WikiChip
Editing intel/cores/denverton

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 19: Line 19:
 
|predecessor=Avoton
 
|predecessor=Avoton
 
|predecessor link=intel/cores/avoton
 
|predecessor link=intel/cores/avoton
|successor=Elkhart Lake
 
|successor link=intel/cores/elkhart_lake
 
|successor 2=Snow Ridge
 
|successor 2 link=intel/cores/snow_ridge
 
 
|succession=Yes
 
|succession=Yes
 
}}
 
}}
'''Denverton''' ('''DNV''') is codename for [[Intel]]'s ultra-low power series of server [[system on chip|SoCs]] serving as a successor to {{\\|Avoton}}. Those chips are aimed at a wide array of markets such as ULP servers, networking, storage, edge, and [[IoT]]. Denverton chips are manufactured on Intel's [[14 nm process]] and are based on the {{intel|Goldmont|l=arch}} microarchitecture.
+
'''Denverton''' is the core name for [[Intel]]'s ultra-low power series of server [[system on chip]]s serving as a successor to {{\\|Avoton}}. Those chips are aimed at a wide array of markets such as ULP servers, networking, storage, edge, and [[IoT]]. Denverton chips are manufactured on Intel's [[14 nm process]] and are based on the {{intel|Goldmont|l=arch}} microarchitecture.
  
 
== Overview ==
 
== Overview ==
Denverton-based chips are a complete system on a chip designed for microserver application, network, storage and [[internet of things]]. Those chips are based on the {{intel|Goldmont|l=arch}} microarchitecture and are manufactured on Intel's [[14 nm process]]. Denverton incorporate anywhere from 2 to 16 cores ranging from 9 to 32 Watts TDP and use the {{intel|FCBGA-1310}} packaging. Those SoCs come with 6 to 20 High-Speed Input/Output (HSIO) lanes which are highly configurable lanes that allow their intended purpose (e.g., SATA, PCIe, USB) to be setup by the user in the [[BIOS]]. The exact amount of each that can be allocated is model-dependent and is shown in the comparison table below. Additionally, each model have two to four dedicated integrated Ethernet adapters supporting up [[10 GbE]]. Depending on the exact model, some also have integrated {{intel|QuickAssist}} Technology which offers the ability to off-load cryptography and compression tasks to a separate dedicated engine on-die.
+
Denverton-based chips are a complete system on a chip designed for microserver application, network, storage and [[internet of things]]. Those chips are based on the {{intel|Goldmont|l=arch}} microarchitecture and are manufactured on Intel's [[14 nm process]]. Denverton incorporate anywhere from 2 to 16 cores ranging from 9 to 32 Watts TDP and use the {{intel|FCBGA-1310}} packaging. Those SoCs come with 6 to 20 High-Speed Input/Output (HSIO) lanes which are highly configurable lanes that allow their intended purpose (e.g., SATA, PCIe, USB) to be setup by the user in the [[BIOS]]. The exact amount of each that can be allocated is model-dependent. Additionally, each model have two to four dedicated integrated Ethernet adapters supporting up [[10 GbE]]. Depending on the exact model, some also have integrated {{intel|QuickAssist}} Technology which offers the ability to off-load cryptography and compression tasks to a separate dedicated engine on-die.
 
=== Common Features ===
 
=== Common Features ===
 
All Denverton models have the following features:
 
All Denverton models have the following features:
Line 37: Line 33:
 
** ECC
 
** ECC
 
* '''TDP:''' 9 W to 32 W
 
* '''TDP:''' 9 W to 32 W
* '''HSIO:''' 6 to 20 lanes (customized between PCIe/SATA/USB)
+
* '''HSIO:''' 6 to 20 lanes
* '''Networking:''' 2-4 10/2.5 GbE ports
 
 
* '''ISA:''' Everything up to SSE4.2 (SMM, FPU, NX, MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, AES)
 
* '''ISA:''' Everything up to SSE4.2 (SMM, FPU, NX, MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, AES)
* '''Features:''' {{intel|VT-x}}, {{intel|VT-d}}, {{intel|EPT}}, and {{intel|Secure Boot}}
+
* '''Features:'''' {{intel|VT-x}}, {{intel|VT-d}}, {{intel|EPT}}, and {{intel|Secure Boot}}
  
 
Additionally, Denverton SKUs are organized into three groups:
 
Additionally, Denverton SKUs are organized into three groups:
Line 46: Line 41:
 
* Server and Cloud Storage SKUS - those models have no integrated {{intel|QuickAssist}}. Offered with a 7-year extended supply life as well as a 10-year reliability.
 
* Server and Cloud Storage SKUS - those models have no integrated {{intel|QuickAssist}}. Offered with a 7-year extended supply life as well as a 10-year reliability.
 
* Network and Enterprise Storage SKUs - most models have integrated {{intel|QuickAssist}}. Offered with a 7-year extended supply life as well as a 10-year reliability.
 
* Network and Enterprise Storage SKUs - most models have integrated {{intel|QuickAssist}}. Offered with a 7-year extended supply life as well as a 10-year reliability.
* Internet of Things (IoT) & eTEMP SKUs - all models have integrated {{intel|QuickAssist}}. Offered with a 3-year supply life as well as a 5-year reliability. Those models have an extended ambient operating temperature of -40 °C to 85 °C.
+
* Internet of Things (IoT) & eTEMP SKUs - all models have integrated {{intel|QuickAssist}}. Offered with a 3-year supply life as well as a 5-year reliability. Those models have extended ambient operating temperature of -40 °C to 85 °C.
  
 
== Denverton Processors ==
 
== Denverton Processors ==
Line 57: Line 52:
 
-->
 
-->
 
{{comp table start}}
 
{{comp table start}}
<table class="comptable sortable tc6 tc7 tc8 tc15 tc16 tc17 tc18 tc19 tc20 tc21">
+
<table class="comptable sortable tc6 tc7 tc8 tc15 tc16">
<tr class="comptable-header"><th>&nbsp;</th><th colspan="20">List of Denverton Processors</th></tr>
+
<tr class="comptable-header"><th>&nbsp;</th><th colspan="15">List of Denverton Processors</th></tr>
<tr class="comptable-header"><th>&nbsp;</th><th colspan="9">Main processor</th><th colspan="2">Cache</th><th colspan="2">Memory</th><th colspan="4">Configurable I/O</th><th colspan="3">Feature Diff</th></tr>
+
<tr class="comptable-header"><th>&nbsp;</th><th colspan="9">Main processor</th><th colspan="2">Cache</th><th colspan="2">Memory</th><th colspan="2">Feature Diff</th></tr>
{{comp table header 1|cols=Price, Family, Process, Launched, Cores, Threads, %TDP, %Frequency, %Turbo, %L1, %L2, Memory Type, Max Mem, HS I/O, PCIe, USB, SATA, ECC, {{intel|Turbo Boost|TBT}}, {{intel|quickassist technology|QAT}}}}
+
{{comp table header 1|cols=Price, Family, Process, Launched, Cores, Threads, %TDP, %Frequency, %Turbo, %L1, %L2, Memory Type, Max Mem, ECC, {{intel|Turbo Boost|TBT}}}}
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="20">Server and Cloud Storage SKUs</th></tr>
+
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="15">Server and Cloud Storage SKUs</th></tr>
 
{{#ask: [[Category:microprocessor models by intel]] [[core name::Denverton]] [[part of::Server and Cloud Storage SKUs]]
 
{{#ask: [[Category:microprocessor models by intel]] [[core name::Denverton]] [[part of::Server and Cloud Storage SKUs]]
 
  |?full page name
 
  |?full page name
Line 78: Line 73:
 
  |?supported memory type
 
  |?supported memory type
 
  |?max memory#GiB
 
  |?max memory#GiB
|?max hsio lanes
 
|?Has subobject.max pcie lanes
 
|?max usb ports
 
|?max sata ports
 
 
  |?has ecc memory support
 
  |?has ecc memory support
 
  |?has intel turbo boost technology 2 0
 
  |?has intel turbo boost technology 2 0
|?has integrated intel quickassist technology
 
 
  |format=template
 
  |format=template
 
  |template=proc table 3
 
  |template=proc table 3
  |userparam=22:20
+
  |userparam=17:16
 
  |mainlabel=-
 
  |mainlabel=-
 
  |valuesep=,
 
  |valuesep=,
 
}}
 
}}
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="20">Network and Enterprise Storage SKUs</th></tr>
+
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="15">Network and Enterprise Storage SKUs</th></tr>
 
{{#ask: [[Category:microprocessor models by intel]] [[core name::Denverton]] [[part of::Network and Enterprise Storage SKUs]]
 
{{#ask: [[Category:microprocessor models by intel]] [[core name::Denverton]] [[part of::Network and Enterprise Storage SKUs]]
 
  |?full page name
 
  |?full page name
Line 108: Line 98:
 
  |?supported memory type
 
  |?supported memory type
 
  |?max memory#GiB
 
  |?max memory#GiB
|?max hsio lanes
 
|?Has subobject.max pcie lanes
 
|?max usb ports
 
|?max sata ports
 
 
  |?has ecc memory support
 
  |?has ecc memory support
 
  |?has intel turbo boost technology 2 0
 
  |?has intel turbo boost technology 2 0
|?has integrated intel quickassist technology
 
 
  |format=template
 
  |format=template
 
  |template=proc table 3
 
  |template=proc table 3
  |userparam=22:20
+
  |userparam=17:16
 
  |mainlabel=-
 
  |mainlabel=-
 
  |valuesep=,
 
  |valuesep=,
 
}}
 
}}
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="20">Internet of Things and eTEMP SKUs</th></tr>
+
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="15">Internet of Things and eTEMP SKUs</th></tr>
 
{{#ask: [[Category:microprocessor models by intel]] [[core name::Denverton]] [[part of::Internet of Things and eTEMP SKUs]]
 
{{#ask: [[Category:microprocessor models by intel]] [[core name::Denverton]] [[part of::Internet of Things and eTEMP SKUs]]
 
  |?full page name
 
  |?full page name
Line 138: Line 123:
 
  |?supported memory type
 
  |?supported memory type
 
  |?max memory#GiB
 
  |?max memory#GiB
|?max hsio lanes
 
|?Has subobject.max pcie lanes
 
|?max usb ports
 
|?max sata ports
 
 
  |?has ecc memory support
 
  |?has ecc memory support
 
  |?has intel turbo boost technology 2 0
 
  |?has intel turbo boost technology 2 0
|?has integrated intel quickassist technology
 
 
  |format=template
 
  |format=template
 
  |template=proc table 3
 
  |template=proc table 3
  |userparam=22:20
+
  |userparam=17:16
 
  |mainlabel=-
 
  |mainlabel=-
 
  |valuesep=,
 
  |valuesep=,
Line 155: Line 135:
 
{{comp table end}}
 
{{comp table end}}
  
== Documents ==
+
== See also ==
 
[[File:atom c3000.png|right|300px]]
 
[[File:atom c3000.png|right|300px]]
* [[:File:atom-c3000-family-brief.pdf|Denverton Product brief]]
 
 
== See also ==
 
 
{{intel goldmont core see also}}
 
{{intel goldmont core see also}}
 
* {{intel|Airmont}}
 
* {{intel|Airmont}}
 
** {{intel|Avoton}}
 
** {{intel|Avoton}}

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Denverton - Cores - Intel#package +
designerIntel +
first announcedJune 1, 2016 +
first launchedFebruary 22, 2017 +
instance ofcore +
isax86-64 +
isa familyx86 +
main imageFile:denverton (front).png +
main image captionFCBGA-1310 Front +
manufacturerIntel +
microarchitectureGoldmont +
nameDenverton +
packageFCBGA-1310 +
process14 nm (0.014 μm, 1.4e-5 mm) +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +