From WikiChip
Editing intel/cores/coffee lake u

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 5: Line 5:
 
|developer=Intel
 
|developer=Intel
 
|manufacturer=Intel
 
|manufacturer=Intel
|first announced=April 2, 2018
+
|first announced=September, 2017
|first launched=April 2, 2018
+
|first launched=September, 2017
 
|isa=x86-64
 
|isa=x86-64
|isa family=x86
 
 
|microarch=Coffee Lake
 
|microarch=Coffee Lake
 
|word=64 bit
 
|word=64 bit
 
|proc=14 nm
 
|proc=14 nm
 
|tech=CMOS
 
|tech=CMOS
|clock min=2,300 MHz
 
|clock max=3,000 MHz
 
|package module 1={{packages/intel/fcbga-1528}}
 
 
|predecessor=Kaby Lake U
 
|predecessor=Kaby Lake U
 
|predecessor link=intel/cores/kaby lake u
 
|predecessor link=intel/cores/kaby lake u
|successor=Comet Lake U
+
|successor=Cannonlake U
|successor link=intel/cores/comet lake u
+
|successor link=intel/cores/cannonlake u
|successor 2=Ice Lake U
+
|succession=Yes
|successor 2 link=intel/cores/ice lake u
 
|contemporary=Whiskey Lake U
 
|contemporary link=intel/cores/whiskey lake u
 
 
}}
 
}}
'''Coffee Lake U''' ('''CFL-U''') is the name of the core for [[Intel]]'s line of low-power mobile processors based on the {{intel|Coffee Lake|l=arch}} microarchitecture serving as a successor to {{intel|Kaby Lake U|l=core}}. These chips are primarily targeted towards light notebooks and laptops, portable all-in-ones (AiOs), minis, and conference rooms. Coffee Lake U processors are fabricated on Intel's 3rd generation enhanced [[14 nm lithography process|14nm++ process]].
+
'''Coffee Lake U''' ('''CFL-U''') is the name of the core for [[Intel]]'s line of low-power mobile processors based on the {{intel|Coffee Lake|l=arch}} microarchitecture serving as a successor to {{intel|Kaby Lake U|l=core}}. These chips are primarily targeted towards light notebooks and laptops, portable all-in-ones (AiOs), minis, and conference rooms. Coffee Lake U processors are fabricated on Intel's 3rd generation enhanced [[14 nm lithography process|14nm++ process]] and provide {{intel|coffee_lake#Key_changes_from_Coffee_Lake|a number of enhancements over|l=arch}} comparable Kaby Lake models.
 +
 
 +
 
 +
{{future information}}
 +
 
  
 
== Overview ==
 
== Overview ==
Coffee Lake U based processors are a single-chip solution - the chipset is packaged in the same physical casing as the CPU in a [[multi-chip package]] (MCP) along with the [[eDRAM]]. Communication between the separate dies are done via a lightweight On-Package Interconnect (OPI) interface, allowing for 4 GT/s transfer rate. All Coffee Lake U processors use {{intel|BGA-1356|Socket BGA-1528}} and incorporate 128 MiB of side cache.
+
{{empty section}}
 
 
 
=== Common Features ===
 
=== Common Features ===
[[File:kaby lake u (front; iris) angled.png|right|300px]]
 
 
All Coffee Lake U processors have the following:
 
All Coffee Lake U processors have the following:
  
 
* Dual-channel Memory
 
* Dual-channel Memory
** Up to DDR4-2400, LPDDR3-2133
+
** Up to LPDDR3-1866, DDR3L-1600, DDR4-2133
** Up to 64 GiB
+
** Up to 16-64 GiB
* 16x PCIe
+
{{expand list}}
* [[dual-core]]/[[quad-core]] with 2 threads per core
 
* Everything up to AVX2 (SMM, FPU, NX, MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, AES, AVX1, AVX2)
 
** (Except for Pentium/Celeron which do not have AVX1/2)
 
* Support [[AHCI]], [[High Definition Audio]], 4-6x [[USB 3.0]] ports, 8-10x [[USB 2.0]] ports, 2-4x [[SATA III]], 6x [[I2C]], 3x [[UART]], 1x [[SDXC]]
 
* Graphics
 
** {{intel|Iris Plus Graphics 655}} ({{intel|Gen9.5|l=arch}} GT3e)
 
** 128 MiB of eDRAM side cache
 
** 3 independent displays supported
 
** Base frequency of 300 MHz
 
** Burst frequency of 1.05-1.2 GHz
 
  
 
{{clear}}
 
{{clear}}
Line 57: Line 42:
 
           created and tagged accordingly.
 
           created and tagged accordingly.
  
           Missing a chip? please dump its name here: https://en.wikichip.org/wiki/WikiChip:wanted_chips
+
           Missing a chip? please dump its name here: http://en.wikichip.org/wiki/WikiChip:wanted_chips
 
-->
 
-->
 
{{comp table start}}
 
{{comp table start}}
<table class="comptable sortable tc5 tc6">
+
<table class="comptable sortable tc16 tc17 tc18 tc19 tc20 tc21">
{{comp table header|main|18:List of Coffee Lake U Processors}}
+
<tr class="comptable-header"><th>&nbsp;</th><th colspan="21">List of Coffee Lake U Processors</th></tr>
{{comp table header|main|11:Main processor|3:Integrated Graphics}}
+
<tr class="comptable-header"><th>&nbsp;</th><th colspan="11">Main processor</th><th colspan="3">IGP</th><th colspan="6">Major Feature Diff</th></tr>
{{comp table header|cols|Launched|Price|Family|Cores|Threads|%L3$|%L4$|%TDP|%Frequency|%Turbo|%TV Boost|Name|%Frequency|%Turbo}}
+
<tr class="comptable-header"><th class="unsortable">Model</th><th>Launched</th><th data-sort-type="currency">Price</th><th>Family</th><th data-sort-type="number">C</th><th data-sort-type="number">T</th><th data-sort-type="number">L3$</th><th data-sort-type="number">L4$</th><th data-sort-type="number">TDP</th><th data-sort-type="number">Freq</th><th data-sort-type="number">Turbo</th><th data-sort-type="number">Max Mem</th><th>Name</th><th data-sort-type="number">Freq</th><th data-sort-type="number">Turbo</th><th>{{intel|turbo boost|TBT}}</th><th>HT</th><th>AVX2</th><th>TXT</th><th>TSX</th><th>vPro</th></tr>
 
{{#ask: [[Category:microprocessor models by intel]] [[instance of::microprocessor]] [[core name::Coffee Lake U]]
 
{{#ask: [[Category:microprocessor models by intel]] [[instance of::microprocessor]] [[core name::Coffee Lake U]]
 
  |?full page name
 
  |?full page name
Line 81: Line 66:
 
  |?integrated gpu base frequency
 
  |?integrated gpu base frequency
 
  |?integrated gpu max frequency
 
  |?integrated gpu max frequency
 +
|?has intel turbo boost technology 2_0
 +
|?has simultaneous multithreading
 +
|?has advanced vector extensions 2
 +
|?has intel trusted execution technology
 +
|?has transactional synchronization extensions
 +
|?has intel vpro technology
 
  |format=template
 
  |format=template
 
  |template=proc table 3
 
  |template=proc table 3
Line 86: Line 77:
 
  |sort=microprocessor family, model number
 
  |sort=microprocessor family, model number
 
  |order=asc,asc
 
  |order=asc,asc
  |userparam=16
+
  |userparam=22:17
 
  |mainlabel=-
 
  |mainlabel=-
 
  |limit=100
 
  |limit=100
Line 96: Line 87:
 
== See also ==
 
== See also ==
 
{{intel coffee lake core see also}}
 
{{intel coffee lake core see also}}
 +
* {{intel|Kaby Lake|l=arch}}
 +
** {{intel|Kaby Lake U|l=core}}

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Coffee Lake U - Cores - Intel#package +
designerIntel +
first announcedApril 2, 2018 +
first launchedApril 2, 2018 +
instance ofcore +
isax86-64 +
isa familyx86 +
manufacturerIntel +
microarchitectureCoffee Lake +
nameCoffee Lake U +
packageFCBGA-1528 +
process14 nm (0.014 μm, 1.4e-5 mm) +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +