From WikiChip
Editing cavium/octeon

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 30: Line 30:
 
| successor link  = cavium/octeon plus
 
| successor link  = cavium/octeon plus
 
}}
 
}}
'''OCTEON''' was a family of {{arch|64}} [[multi-core]] [[MIPS]] microprocessors designed by [[Cavium]] and introduced in mid-[[2005]]. These processors are primarily marketed towards makers of network infrastructure (commercial, enterprise, and data center switches, routers, etc..). Cavium offers OCTEON processors with anywhere from [[single-cores|one]] to [[hexadeca-cores|sixteen]] cores.
+
'''OCTEON''' was a family of {{arch|64}} [[multi-core]] [[MIPS]] microprocessors designed by [[Cavium]] and introduced in mid-[[2005]]. These processors are primarily marketed towards makers of network infrastructure (commercial, enterprise, and data center switches, routers, etc..). Cavium offers OCTEON processors with anywhere from [[single-cores|one]] to [[hexadeca-cores|sixteen]].
  
 
== Overview ==
 
== Overview ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
Facts about "OCTEON - Cavium"
designerCavium +
first announcedSeptember 13, 2004 +
first launchedJune 1, 2005 +
full page namecavium/octeon +
instance ofsystem on a chip family +
instruction set architectureMIPS64 +
main designerCavium +
manufacturerTSMC +
microarchitecturecnMIPS +
nameCavium OCTEON +
packageFCBGA-1521 + and HSBGA-868 +
process130 nm (0.13 μm, 1.3e-4 mm) +
socketBGA-1521 + and BGA-868 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +