From WikiChip
Editing amd/cores/castle peak
Revision as of 18:51, 21 October 2019 by 63.152.20.61 (talk)

Warning: You are editing an out-of-date revision of this page. If you save it, any changes made since this revision will be lost.

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
chipsetTRX40 + and WRX80 +
designerAMD +
first announcedNovember 7, 2019 +
first launchedNovember 25, 2019 +
instance ofcore +
isax86-64 +
isa familyx86 +
manufacturerTSMC + and GlobalFoundries +
microarchitectureZen 2 +
nameCastle Peak +
packagesTRX4 +, sWRX8 + and FCLGA-4094 +
process7 nm (0.007 μm, 7.0e-6 mm) + and 12 nm (0.012 μm, 1.2e-5 mm) +
socketsTRX4 + and sWRX8 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +