From WikiChip
Difference between revisions of "intel/80486/486dx2-50"
< intel‎ | 80486

m (Bot: corrected mem)
m (Bot: Automated text replacement (-\| electrical += Yes +))
Line 66: Line 66:
 
| max memory          = 4 GiB
 
| max memory          = 4 GiB
  
| electrical          = Yes
+
 
 
| power              = 3.88 W
 
| power              = 3.88 W
 
| v core              = 5 V
 
| v core              = 5 V

Revision as of 23:06, 23 June 2017

Template:mpu i486DX2-50 was a fourth-generation x86 microprocessor introduced by Intel in 1992. This chip, which is based on the 80486 microarchitecture, had a clock doubler operating at 50 MHz, twice the bus frequency. Like the original i486DX, this chip implemented the 80387 FPU on-die and incorporated System Management Mode (SMM).

Cache

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-through policy)

Graphics

This chip had no integrated graphics processing unit.

Features

Gallery

See also

Facts about "i486DX2-50 - Intel"
l1$ description4-way set associative +
l1$ size8 KiB (8,192 B, 0.00781 MiB) +