From WikiChip
CN3110-500 NSP - Cavium
< cavium‎ | octeon
Revision as of 02:37, 9 December 2016 by ChipIt (talk | contribs)

Template:mpu The CN3110-500 NSP is a 64-bit single-core MIPS network service microprocessor (NSP) designed by Cavium and introduced in 2006. This processor, which incorporates a single cnMIPS core, operates at 500 MHz. This processor includes a number of hardware accelerators for network services such as encryption, compression & decompression, RegEx engine, TCP, and QoS. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.