From WikiChip
Editing bitmain/sophon/bm1880 (section)

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
core nameCortex-A53 + and RISC-V +
core voltage0.9 V (9 dV, 90 cV, 900 mV) +
designerBitmain +
familySophon +
first announcedOctober 17, 2018 +
first launchedOctober 17, 2018 +
full page namebitmain/sophon/bm1880 +
has ecc memory supportfalse +
instance ofmicroprocessor +
io voltage1.8 V (18 dV, 180 cV, 1,800 mV) + and 3.3 V (33 dV, 330 cV, 3,300 mV) +
isaRV32I + and ARMv8 +
isa familyRISC-V + and ARM +
ldate3000 +
manufacturerTSMC +
market segmentEdge Compute +
max memory4,096 MiB (4,194,304 KiB, 4,294,967,296 B, 4 GiB, 0.00391 TiB) +
max memory channels2 +
microarchitectureCortex-A53 + and RISC-V +
model numberBM1880 +
nameSophon BM1880 +
peak integer ops (8-bit)2,000,000,000,000 OPS (2,000,000,000 KOPS, 2,000,000 MOPS, 2,000 GOPS, 2 TOPS, 0.002 POPS, 2.0e-6 EOPS, 2.0e-9 ZOPS) +
supported memory typeDDR4-3200 +
tdp (typical)2.5 W (2,500 mW, 0.00335 hp, 0.0025 kW) +
technologyCMOS +