From WikiChip
Editing 14 nm lithography process

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 1: Line 1:
 
{{lithography processes}}
 
{{lithography processes}}
The '''14 nanometer (14 nm) lithography process''' is a semiconductor manufacturing [[process node]] serving as [[process shrink|shrink]] from the [[22 nm process]]. The term "14 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. The 14 nm node was introduced in 2014/2015 and has been replaced by the [[10 nm process]].
+
The '''14 nanometer (14 nm) lithography process''' is a semiconductor manufacturing [[process node]] serving as [[process shrink|shrink]] from the [[22 nm process]]. The term "14 nm" is simply a commercial name for a generation of a certain size and its technology, as opposed to gate length or half pitch. The 14 nm node was introduced in 2014/2015 and is currently getting replaced by the [[10 nm process]].
  
 
== Industry ==
 
== Industry ==
Line 38: Line 38:
 
  | process 1 dram Δ      =  
 
  | process 1 dram Δ      =  
 
<!-- Samsung -->
 
<!-- Samsung -->
  | process 2 fab          = [[Samsung]]<info>'''Samsung''' consists of a process development collaboration between [[Samsung]] and [[GlobalFoundries]]. GlobalFoundries licenses Samsung's 14nm process at Fab8, New York.</info>
+
  | process 2 fab          = [[Samsung]] Alliance<info>'''Samsung Alliance''' consists of a process development collaboration between [[Samsung]] and [[GlobalFoundries]]. GlobalFoundries licenses Samsung's 14nm process at Fab8, New York.</info>
 
  | process 2 name        = 14LPE<info>1<sup>st</sup> generation; 14 nm Low Power Early</info>, 14LPP<info>2<sup>nd</sup> generation; 14 nm Low Power Performance</info>, 14LPC<info>3<sup>rd</sup> generation; 14 nm Low Power Cost [reduced]</info>, 14LPU<info>4<sup>th</sup> generation; 14 nm Low Power Ultimate</info>
 
  | process 2 name        = 14LPE<info>1<sup>st</sup> generation; 14 nm Low Power Early</info>, 14LPP<info>2<sup>nd</sup> generation; 14 nm Low Power Performance</info>, 14LPC<info>3<sup>rd</sup> generation; 14 nm Low Power Cost [reduced]</info>, 14LPU<info>4<sup>th</sup> generation; 14 nm Low Power Ultimate</info>
 
  | process 2 date        = 2015
 
  | process 2 date        = 2015
Line 165: Line 165:
 
  | process 5 dram        = &nbsp;
 
  | process 5 dram        = &nbsp;
 
  | process 5 dram Δ      = &nbsp;
 
  | process 5 dram Δ      = &nbsp;
<!-- SMIC -->
 
| process 6 fab          = [[SMIC]]
 
| process 6 name        = 14FinFET
 
| process 6 date        = &nbsp;
 
| process 6 lith        = 193 nm
 
| process 6 immersion    = Yes
 
| process 6 exposure    = &nbsp;
 
| process 6 wafer type  = &nbsp;
 
| process 6 wafer size  = 300 mm
 
| process 6 transistor  = FinFET
 
| process 6 volt        = &nbsp;
 
| process 6 delta from  = [[&nbsp;]] Δ
 
| process 6 fin pitch    = -
 
| process 6 fin pitch Δ  = &nbsp;
 
| process 6 fin width    = &nbsp;
 
| process 6 fin width Δ  = &nbsp;
 
| process 6 fin height  = &nbsp;
 
| process 6 fin height Δ = &nbsp;
 
| process 6 gate len    = &nbsp;
 
| process 6 gate len Δ  = &nbsp;
 
| process 6 cpp          = &nbsp;
 
| process 6 cpp Δ        = &nbsp;
 
| process 6 mmp          = &nbsp;
 
| process 6 mmp Δ        = &nbsp;
 
| process 6 sram hp      = &nbsp;
 
| process 6 sram hp Δ    = &nbsp;
 
| process 6 sram hd      = &nbsp;
 
| process 6 sram hd Δ    = &nbsp;
 
| process 6 sram lv      = &nbsp;
 
| process 6 sram lv Δ    = &nbsp;
 
| process 6 dram        = &nbsp;
 
| process 6 dram Δ      = &nbsp;
 
 
}}
 
}}
  
Line 264: Line 232:
 
=== Samsung ===
 
=== Samsung ===
 
[[File:ss 14-10nm.png|right|500px]]
 
[[File:ss 14-10nm.png|right|500px]]
=== 14LPE ===
 
=== 14LPP ===
 
 
This process became Samsung's and GlobalFoundries first generation of FinFET-based transistors. Samsung uses TiN pMOS / TiAIC nMOS as work function metals. Samsung node has gone through a number of refinements from 14LPE (14 Low-Power Early) to 14LPP (14 Low-Power Performance) and further.
 
This process became Samsung's and GlobalFoundries first generation of FinFET-based transistors. Samsung uses TiN pMOS / TiAIC nMOS as work function metals. Samsung node has gone through a number of refinements from 14LPE (14 Low-Power Early) to 14LPP (14 Low-Power Performance) and further.
=== 11LPP ===
 
In late 2017, Samsung announced "11LPP" (11 Low-Power Plus) which is a further enhancement of 14LPP. 11LPP is reported to deliver up to 15% higher performance with enhanced design rules that allow for up to 10% reduction in area. Samsung expects 11LPP to enter mass production in late 2017 or early 2018
 
  
=== GlobalFoundries ===
+
In late 2017, Samsung announced "11LPP" (11 Low-Power Plus) which is a further enhancement of 14LPP. 11LPP is reported to deliver up to 15% higher performance with enhanced design rules that allow for up to 10% reduction in area. Samsung expects 11LPP to enter mass production in late 2017 or early 2018.
Building on top of Samsung's licensed 14nm process, GlobalFoundries announced the "12LP" (12 nm Leading Performance) process in late 2017 which is said to deliver up to 15% increase in density and 10% increase in performance through further cell optimization such as [[track reduction]].
+
 
 +
==== GlobalFoundries ====
 +
Building on top of Samsung's licensed 14nm process, GlobalFoundries announced "12LP" (12 nm Leading Performance) in late 2017 which is said to deliver up to 15% increase in density and 10% increase in performance. The process is expected to maintain the same device features as the 14nm process but introduce enhancements and tighter pitch in the BEOL and MOL stack.
  
 
=== UMC ===
 
=== UMC ===
Line 323: Line 289:
 
* {{intel|Core i7}}
 
* {{intel|Core i7}}
 
* {{intel|Core i7EE}}
 
* {{intel|Core i7EE}}
* {{intel|Core i9}}
 
 
* {{intel|pentium (2009)|Pentium}}
 
* {{intel|pentium (2009)|Pentium}}
 
* {{intel|Pentium Gold}}
 
* {{intel|Pentium Gold}}
Line 353: Line 318:
 
** {{intel|Kaby Lake|l=arch}}
 
** {{intel|Kaby Lake|l=arch}}
 
** {{intel|Coffee Lake|l=arch}}
 
** {{intel|Coffee Lake|l=arch}}
** {{intel|Whiskey Lake|l=arch}}
 
** {{intel|Amber Lake|l=arch}}
 
** {{intel|Comet Lake|l=arch}}
 
** {{intel|Cascade Lake|l=arch}}
 
** {{intel|Cooper Lake|l=arch}}
 
** {{intel|Rocket Lake|l=arch}}
 
 
* AMD
 
* AMD
 
** {{amd|Zen|l=arch}}
 
** {{amd|Zen|l=arch}}
Line 375: Line 334:
 
* [[:File:14-nm-technology-fact-sheet.pdf|Intel's 14 nm Technology: Delivering Ultrafast, Energy-Sipping Products]]
 
* [[:File:14-nm-technology-fact-sheet.pdf|Intel's 14 nm Technology: Delivering Ultrafast, Energy-Sipping Products]]
 
* [[:File:2015 InvestorMeeting Bill Holt WEB2.pdf|Intel's 14nm, Advancing Moore's Law, investor meeting]]
 
* [[:File:2015 InvestorMeeting Bill Holt WEB2.pdf|Intel's 14nm, Advancing Moore's Law, investor meeting]]
* [[:File:Ruth-Brain-2017-Manufacturing.pdf|Intel's 14 nm technology leadership, Dr. Ruth Brain]]
 
  
 
== References ==
 
== References ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)