From WikiChip
					
    Xeon E5-2637 v4  - Intel    
                	
														Template:mpu The Xeon E5-2637 v4 is a 64-bit quad-core x86 microprocessor introduced by Intel in 2016. This server MPU is designed for frequency-optimized 2S environments (2U square form factor). Operating at 3.5 GHz with a turbo boost frequency of 3.7 GHz for a single active core, this MPU has a TDP of 135 W and is manufactured on a 14 nm process (based on Broadwell).
Cache
- Main article: Broadwell § Cache
 
| Cache Info [Edit Values] | ||
| L1I$ |  128 KiB 131,072 B   0.125 MiB  | 
4x32 KiB 8-way set associative (per core, write-back) | 
| L1D$ |   128 KiB 131,072 B   0.125 MiB  | 
4x32 KiB 8-way set associative (per core, write-back) | 
| L2$ |   1 MiB 1,024 KiB   1,048,576 B 9.765625e-4 GiB  | 
4x256 KiB 8-way set associative (per core, write-back) | 
| L3$ |   10 MiB 10,240 KiB   10,485,760 B 0.00977 GiB  | 
4x2.5 MiB 20-way set associative (shared, per core, write-back) | 
Graphics
This microprocessor has no integrated graphics processing unit.
Memory controller
| Integrated Memory Controller | |
| Type | DDR4-2400 | 
| Controllers | 1 | 
| Channels | 4 | 
| ECC Support | Yes | 
| Max bandwidth | 71.53 GiB/s | 
| Bandwidth (single) | 17.88 GiB/s | 
| Bandwidth (dual) | 35.76 GiB/s | 
| Max memory | 1,536 GiB | 
| Physical Address Extensions | 46 bit | 
Expansions
| 
 Expansion Options 
 | 
||||||||
  | 
||||||||
Features
[Edit/Modify Supported Features]
| 
 Supported x86 Extensions & Processor Features 
 | 
||||||||||||||||||||||||||||||||||||||||
 
  | 
||||||||||||||||||||||||||||||||||||||||
Facts about "Xeon E5-2637 v4  - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.  | Xeon E5-2637 v4 - Intel#io + | 
| has advanced vector extensions | true + | 
| has advanced vector extensions 2 | true + | 
| has extended page tables support | true + | 
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Trusted Execution Technology +, Intel vPro Technology +, Extended Page Tables + and Transactional Synchronization Extensions + | 
| has intel enhanced speedstep technology | true + | 
| has intel trusted execution technology | true + | 
| has intel turbo boost technology 2 0 | true + | 
| has intel vpro technology | true + | 
| has second level address translation support | true + | 
| has simultaneous multithreading | true + | 
| has transactional synchronization extensions | true + | 
| has x86 advanced encryption standard instruction set extension | true + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) + | 
| l3$ description | 20-way set associative + | 
| l3$ size | 10 MiB (10,240 KiB, 10,485,760 B, 0.00977 GiB) + | 
| max pcie lanes | 40 + |