From WikiChip
Difference between revisions of "intel/xeon e5/e5-2699a v4"
< intel‎ | xeon e5

m (Bot: replacing deprecated (and now obselete) {{mpu features}} with {{x86 features}})
m (Bot: Replacing old {{mpu expansions}} template with {{expansions}})
Line 123: Line 123:
  
 
== Expansions ==
 
== Expansions ==
{{mpu expansions
+
{{expansions
 
| pcie revision      = 3.0
 
| pcie revision      = 3.0
 
| pcie lanes        = 40
 
| pcie lanes        = 40

Revision as of 14:55, 13 December 2017

Template:mpu The Xeon E5-2699A v4 is a 64-bit docosa-core x86 microprocessor introduced by Intel in 2016. This server MPU is designed for segment-optimized 2S environments (2U Square form factors). Operating at 2.4 GHz with a turbo boost frequency of 3.6 GHz for a single active core, this MPU has a TDP of 145 W and is manufactured on a 14 nm process (based on Broadwell).

Cache

Main article: Broadwell § Cache
Cache Info [Edit Values]
L1I$ 704 KiB
720,896 B
0.688 MiB
22x32 KiB 8-way set associative (per core, write-back)
L1D$ 704 KiB
720,896 B
0.688 MiB
22x32 KiB 8-way set associative (per core, write-back)
L2$ 5.5 MiB
5,632 KiB
5,767,168 B
0.00537 GiB
22x256 KiB 8-way set associative (per core, write-back)
L3$ 55 MiB
56,320 KiB
57,671,680 B
0.0537 GiB
22x2.5 MiB 20-way set associative (shared, per core, write-back)

Graphics

This microprocessor has no integrated graphics processing unit.

Memory controller

Integrated Memory Controller
Type DDR4-2400
Controllers 1
Channels 4
ECC Support Yes
Max bandwidth 71.53 GiB/s
Bandwidth (single) 17.88 GiB/s
Bandwidth (dual) 35.76 GiB/s
Max memory 1,536 GiB
Physical Address Extensions 46 bit

Expansions

[Edit/Modify Expansions Info]

ide icon.svg
Expansion Options
PCIe
Revision3.0
Max Lanes40
Configsx4, x16


Features

Benchmarks

[Edit Benchmarks]

Test: SPEC CPU2017
Tested: 2016-12-10 10:49:26-0500
Chips: 2, Cores: 44, Copies: 88
benchmarks.svg
Vendor: Fujitsu
System: PRIMERGY RX2560 M2, Intel Xeon E5-2699A v4, 2.40GHz
SPECrate2017_fp_base: 149
Test: SPEC CPU2017
Tested: 2016-12-11 03:26:03-0500
Chips: 2, Cores: 44, Copies: 88
benchmarks.svg
Vendor: Fujitsu
System: PRIMERGY RX2560 M2, Intel Xeon E5-2699A v4, 2.40GHz
SPECrate2017_int_base: 164
Test: SPEC CPU2017
Tested: 2016-12-07 11:54:06-0500
Chips: 2, Cores: 44, Copies: 88
benchmarks.svg
Vendor: HPE
System: ProLiant DL360 Gen9 (2.40 GHz, Intel Xeon E5-2699A v4)
SPECrate2017_fp_base: 149
SPECrate2017_fp_peak: 149
Test: SPEC CPU2017
Tested: 2016-12-09 13:58:28-0500
Chips: 2, Cores: 44, Copies: 88
benchmarks.svg
Vendor: HPE
System: ProLiant DL380 Gen9 (2.40 GHz, Intel Xeon E5-2699A v4)
SPECrate2017_fp_base: 147
SPECrate2017_fp_peak: 148
Test: SPEC CPU2017
Tested: 2017-08-22 07:20:59-0400
Chips: 2, Cores: 44, Copies: 88
benchmarks.svg
Vendor: Supermicro
System: SuperServer 2028U-TR4T+ (X10DRU-i+, Intel Xeon E5-2699A v4)
SPECrate2017_int_base: 162
SPECrate2017_int_peak: 173
Test: SPEC CPU2017
Tested: 2017-08-22 20:56:45-0400
Chips: 2, Cores: 44, Copies: 88
benchmarks.svg
Vendor: Supermicro
System: SuperServer 2028U-TR4T+ (X10DRU-i+, Intel Xeon E5-2699A v4)
SPECrate2017_fp_base: 149
SPECrate2017_fp_peak: 149
Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
Xeon E5-2699A v4 - Intel#io +, Xeon E5-2699A v4 - Intel +, Xeon E5-2699A v4 - Intel +, Xeon E5-2699A v4 - Intel +, Xeon E5-2699A v4 - Intel +, Xeon E5-2699A v4 - Intel + and Xeon E5-2699A v4 - Intel +
has advanced vector extensionstrue +
has advanced vector extensions 2true +
has extended page tables supporttrue +
has featureAdvanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Trusted Execution Technology +, Intel vPro Technology +, Extended Page Tables + and Transactional Synchronization Extensions +
has intel enhanced speedstep technologytrue +
has intel trusted execution technologytrue +
has intel turbo boost technology 2 0true +
has intel vpro technologytrue +
has second level address translation supporttrue +
has simultaneous multithreadingtrue +
has transactional synchronization extensionstrue +
has x86 advanced encryption standard instruction set extensiontrue +
l1d$ description8-way set associative +
l1d$ size704 KiB (720,896 B, 0.688 MiB) +
l1i$ description8-way set associative +
l1i$ size704 KiB (720,896 B, 0.688 MiB) +
l2$ description8-way set associative +
l2$ size5.5 MiB (5,632 KiB, 5,767,168 B, 0.00537 GiB) +
l3$ description20-way set associative +
l3$ size55 MiB (56,320 KiB, 57,671,680 B, 0.0537 GiB) +
max pcie lanes40 +