From WikiChip
Difference between revisions of "Template:finfet nodes comp"

Line 89: Line 89:
 
| {{{process 1 fin width|}}} || {{{process 1 fin width Δ|}}}<!--
 
| {{{process 1 fin width|}}} || {{{process 1 fin width Δ|}}}<!--
 
-->{{#if: {{{process 2 fab|}}}| {{!}}{{!}} {{{process 2 fin width|}}} {{#ifeq: {{{process 2 fin pitch Δ|}}} | - |  | {{!}}{{!}} {{{process 2 fin width Δ|}}} }} }}<!--
 
-->{{#if: {{{process 2 fab|}}}| {{!}}{{!}} {{{process 2 fin width|}}} {{#ifeq: {{{process 2 fin pitch Δ|}}} | - |  | {{!}}{{!}} {{{process 2 fin width Δ|}}} }} }}<!--
-->{{#if: {{{process 3 fab|}}}| {{!}}{{!}} {{{process 3 fin width|}}} {{!}}{{!}} {{{process 3 fin width Δ|}}} }}<!--
+
-->{{#if: {{{process 3 fab|}}}| {{!}}{{!}} {{{process 3 fin width|}}} {{#ifeq: {{{process 3 fin pitch Δ|}}} | - |  | {{!}}{{!}} {{{process 3 fin width Δ|}}} }} }}<!--
-->{{#if: {{{process 4 fab|}}}| {{!}}{{!}} {{{process 4 fin width|}}} {{!}}{{!}} {{{process 4 fin width Δ|}}} }}<!--
+
-->{{#if: {{{process 4 fab|}}}| {{!}}{{!}} {{{process 4 fin width|}}} {{#ifeq: {{{process 4 fin pitch Δ|}}} | - |  | {{!}}{{!}} {{{process 4 fin width Δ|}}} }} }}<!--
-->{{#if: {{{process 5 fab|}}}| {{!}}{{!}} {{{process 5 fin width|}}} {{!}}{{!}} {{{process 5 fin width Δ|}}} }}<!--
+
-->{{#if: {{{process 5 fab|}}}| {{!}}{{!}} {{{process 5 fin width|}}} {{#ifeq: {{{process 5 fin pitch Δ|}}} | - |  | {{!}}{{!}} {{{process 5 fin width Δ|}}} }} }}<!--
-->{{#if: {{{process 6 fab|}}}| {{!}}{{!}} {{{process 6 fin width|}}} {{!}}{{!}} {{{process 6 fin width Δ|}}} }}
+
-->{{#if: {{{process 6 fab|}}}| {{!}}{{!}} {{{process 6 fin width|}}} {{#ifeq: {{{process 6 fin pitch Δ|}}} | - |  | {{!}}{{!}} {{{process 6 fin width Δ|}}} }} }}
 
|-
 
|-
 
| {{{process 1 fin height|}}} || {{{process 1 fin height Δ|}}}<!--
 
| {{{process 1 fin height|}}} || {{{process 1 fin height Δ|}}}<!--

Revision as of 04:28, 5 April 2017

 
Process Name
1st Production
Litho-
graphy
Lithography
Immersion
Exposure
Wafer Type
Size
Tran-
sistor
Type
Voltage
 
Fin Pitch
Width
Height
Gate Length (Lg)
Contacted Gate Pitch (CPP)
Minimum Metal Pitch (MMP)
SRAM
bitcell
High-Perf (HP)
High-Density (HD)
Low-Voltage (LV)
DRAM
bitcell
eDRAM
Value