From WikiChip
Difference between revisions of "cavium/octeon/cn3830-500bg1521-exp"
Line 14: | Line 14: | ||
| part number 3 = | | part number 3 = | ||
| market = Networking | | market = Networking | ||
− | | first announced = | + | | first announced = August 22, 2005 |
− | | first launched = | + | | first launched = August 22, 2005 |
| last order = | | last order = | ||
| last shipment = | | last shipment = |
Revision as of 00:40, 11 December 2016
Template:mpu The CN3830-500 EXP is a 64-bit quad-core MIPS communication microprocessor designed by Cavium and introduced in 2005. This processor, which incorporates four cnMIPS cores, operates at 500 MHz. This processor includes a number of hardware networking accelerators including units for high-performance packet I/O processing, QoS, TCP, and RegEx. This MPU supports up to 16 GiB of DDR2-800 ECC memory.
Contents
Cache
- Main article: cnMIPS § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||||||||
|
Expansions
Expansion Options
|
||||||||||||||||
|
Networking
Networking
|
||||||||
|
Hardware Accelerators
[Edit/Modify Accelerators Info]
Hardware Accelerators
|
||||||||||||||||||
|
Block diagram
Datasheet
Facts about "CN3830-500 EXP - Cavium"