From WikiChip
Difference between revisions of "intel/core i5/i5-6402p"
< intel‎ | core i5

Line 3: Line 3:
 
|name=Core i5-6402P
 
|name=Core i5-6402P
 
|no image=Yes
 
|no image=Yes
 +
|image=skylake (fclga1151).png
 
|designer=Intel
 
|designer=Intel
 
|manufacturer=Intel
 
|manufacturer=Intel
Line 8: Line 9:
 
|market=Desktop
 
|market=Desktop
 
|first announced=December 27, 2015
 
|first announced=December 27, 2015
 +
|first launched=December 27, 2015
 +
|release price=$187.00
 
|family=Core i5
 
|family=Core i5
 
|series=i5-6000
 
|series=i5-6000
 
|locked=Yes
 
|locked=Yes
|frequency=2800 MHz
+
|frequency=2,800 MHz
 +
|turbo frequency1=3,400 MHz
 +
|bus type=DMI 3.0
 +
|bus links=4
 +
|bus rate=8 GT/s
 
|clock multiplier=28
 
|clock multiplier=28
 
|isa=x86-64
 
|isa=x86-64
 
|isa family=x86
 
|isa family=x86
 
|microarch=Skylake
 
|microarch=Skylake
 +
|chipset=Sunrise Point
 
|core name=Skylake S
 
|core name=Skylake S
 
|core family=6
 
|core family=6
 +
|core model=94
 
|process=14 nm
 
|process=14 nm
 
|technology=CMOS
 
|technology=CMOS
 +
|die area=122 mm²
 
|word size=64 bit
 
|word size=64 bit
 
|core count=4
 
|core count=4
 
|thread count=4
 
|thread count=4
 
|max cpus=1
 
|max cpus=1
|max memory=32 GiB
+
|max memory=64 GiB
 +
|v core min=0.55 V
 +
|v core max=1.52 V
 
|tdp=65 W
 
|tdp=65 W
 
|temp max=100 C
 
|temp max=100 C
 +
|tjunc min=0 °C
 +
|tjunc max=100 °C
 +
|tstorage min=-25 °C
 +
|tstorage max=125 °C
 
|package module 1={{packages/intel/fclga-1151}}
 
|package module 1={{packages/intel/fclga-1151}}
 
}}
 
}}

Revision as of 08:53, 8 July 2017

Template:mpu The Intel Core i5-6402P is a quad core 64-bit desktop microprocessor set to release by Intel in 2016. The microprocessor is based on the Skylake microarchitecture using 14nm process.

DIL16 Blank.svg Preliminary Data! Information presented in this article deal with a microprocessor or chip that was recently announced or leaked, thus missing information regarding its features and exact specification. Information may be incomplete and can change by final release.


Cache

Main article: Skylake § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$256 KiB
262,144 B
0.25 MiB
L1I$128 KiB
131,072 B
0.125 MiB
4x32 KiB8-way set associative 
L1D$128 KiB
131,072 B
0.125 MiB
4x32 KiB8-way set associativewrite-back

L2$1 MiB
1,024 KiB
1,048,576 B
9.765625e-4 GiB
  4x256 KiB4-way set associativewrite-back

L3$6 MiB
6,144 KiB
6,291,456 B
0.00586 GiB
  4x1.5 MiB write-back
Facts about "Core i5-6402P - Intel"
l1$ size256 KiB (262,144 B, 0.25 MiB) +
l1d$ description8-way set associative +
l1d$ size128 KiB (131,072 B, 0.125 MiB) +
l1i$ description8-way set associative +
l1i$ size128 KiB (131,072 B, 0.125 MiB) +
l2$ description4-way set associative +
l2$ size1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) +
l3$ size6 MiB (6,144 KiB, 6,291,456 B, 0.00586 GiB) +