From WikiChip
					
    Difference between revisions of "cavium/octeon plus/cn5740-1000bg1217-ssp"    
                	
														| Line 90: | Line 90: | ||
}}  | }}  | ||
'''CN5740-1000 SSP''' is a {{arch|64}} [[octa-core]] [[MIPS]] secure storage processor (SSP) designed by [[Cavium]] and introduced in [[2007]]. This processor, which incorporates eight {{cavium|cnMIPS|l=arch}} cores, operates at 1 GHz and supports up to DDR2-800 dual channel ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance of storage and network software such as [[RAID]], encryption, networking, TCP & [[QoS]] acceleration.  | '''CN5740-1000 SSP''' is a {{arch|64}} [[octa-core]] [[MIPS]] secure storage processor (SSP) designed by [[Cavium]] and introduced in [[2007]]. This processor, which incorporates eight {{cavium|cnMIPS|l=arch}} cores, operates at 1 GHz and supports up to DDR2-800 dual channel ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance of storage and network software such as [[RAID]], encryption, networking, TCP & [[QoS]] acceleration.  | ||
| + | |||
| + | == Cache ==  | ||
| + | {{main|cavium/microarchitectures/cnmips#Memory_Hierarchy|l1=cnMIPS § Cache}}  | ||
| + | {{cache size  | ||
| + | |l1 cache=384 KiB  | ||
| + | |l1i cache=256 KiB  | ||
| + | |l1i break=8x32 KiB  | ||
| + | |l1d cache=128 KiB  | ||
| + | |l1d break=8x16 KiB  | ||
| + | |l2 cache=2 MiB  | ||
| + | |l2 break=1x2 MiB  | ||
| + | }}  | ||
| + | |||
| + | == Memory controller ==  | ||
| + | {{memory controller  | ||
| + | |type=DDR2-800  | ||
| + | |ecc=Yes  | ||
| + | |max mem=  | ||
| + | |controllers=1  | ||
| + | |channels=2  | ||
| + | |width=64 bit  | ||
| + | |max bandwidth=11.92 GiB/s  | ||
| + | |bandwidth schan=5.96 GiB/s  | ||
| + | |bandwidth dchan=11.92 GiB/s  | ||
| + | }}  | ||
| + | |||
| + | == Expansions ==  | ||
| + | {{expansions  | ||
| + | |pcie revision=1.0  | ||
| + | |pcie lanes=8  | ||
| + | |pcie config=x4  | ||
| + | |pcie config 2=x8  | ||
| + | |uart=yes  | ||
| + | |gp io=Yes  | ||
| + | }}  | ||
| + | |||
| + | == Networking ==  | ||
| + | Interface options:  | ||
| + | * 8-lanes [[PCIe]] + 8-lanes PCIe  | ||
| + | * 8-lanes PCIe + 4 lanes PCIe + 4x [SGMII OR XAUI]  | ||
| + | * 2x [4-lanes PCIe] + 2x [4x SGMII OR XAUI]  | ||
| + | {{network  | ||
| + | |mii opts=Yes  | ||
| + | |sgmii=yes  | ||
| + | |sgmii ports=4  | ||
| + | |xaui=1  | ||
| + | |xaui ports=1  | ||
| + | }}  | ||
| + | |||
| + | == Hardware Accelerators ==  | ||
| + | {{accelerators  | ||
| + | |encryption=Yes  | ||
| + | |encryption type=3DES, AES-GCM, AES up to 256-bit, SHA-1, SHA-2 up to SHA-512, RSA up to 8192, DH  | ||
| + | |compression=Yes  | ||
| + | |decompression=Yes  | ||
| + | |tcp=Yes  | ||
| + | |qos=Yes  | ||
| + | |raid=Yes  | ||
| + | |raid5=Yes  | ||
| + | |raid6=Yes  | ||
| + | }}  | ||
| + | |||
| + | == Block diagram ==  | ||
| + | [[File:cn57xx block diagram.png|750px]]  | ||
| + | |||
| + | == Datasheet ==  | ||
| + | * [[:File:CN57XX PB Rev 1.2.pdf|OCTEON CN57XX Processors Product Brief]]  | ||
Revision as of 13:29, 29 December 2016
Template:mpu CN5740-1000 SSP is a 64-bit octa-core MIPS secure storage processor (SSP) designed by Cavium and introduced in 2007. This processor, which incorporates eight cnMIPS cores, operates at 1 GHz and supports up to DDR2-800 dual channel ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance of storage and network software such as RAID, encryption, networking, TCP & QoS acceleration.
Contents
Cache
- Main article: cnMIPS § Cache
 
| 
 Cache Organization  
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.  | 
|||||||||||||||||||||||||
  | 
|||||||||||||||||||||||||
Memory controller
| 
 Integrated Memory Controller 
 | 
||||||||||||||
  | 
||||||||||||||
Expansions
| 
 Expansion Options 
 | 
||||||||||||
 
 
  | 
||||||||||||
Networking
Interface options:
- 8-lanes PCIe + 8-lanes PCIe
 - 8-lanes PCIe + 4 lanes PCIe + 4x [SGMII OR XAUI]
 - 2x [4-lanes PCIe] + 2x [4x SGMII OR XAUI]
 
| 
 Networking 
 | 
||||||
  | 
||||||
Hardware Accelerators
[Edit/Modify Accelerators Info]
| 
 Hardware Accelerators 
 | 
||||||||||||||||||||||||
 
 
 
  | 
||||||||||||||||||||||||
Block diagram
Datasheet
Facts about "CN5740-1000 SSP  - Cavium"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.  | CN5740-1000 SSP - Cavium#io + | 
| has ecc memory support | true + | 
| has hardware accelerators for cryptography | true + | 
| has hardware accelerators for data compression | true + | 
| has hardware accelerators for data decompression | true + | 
| has hardware accelerators for network quality of service processing | true + | 
| has hardware accelerators for tcp packet processing | true + | 
| has hardware raid 5 support | true + | 
| has hardware raid 6 support | true + | 
| l1$ size | 384 KiB (393,216 B, 0.375 MiB) + | 
| l1d$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l1i$ size | 256 KiB (262,144 B, 0.25 MiB) + | 
| l2$ size | 2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) + | 
| max memory bandwidth | 11.92 GiB/s (12,206.08 MiB/s, 12.799 GB/s, 12,799.003 MB/s, 0.0116 TiB/s, 0.0128 TB/s) + | 
| max memory channels | 2 + | 
| max pcie lanes | 8 + | 
| supported memory type | DDR2-800 + |