From WikiChip
Difference between revisions of "amd/k6-iii+/amd-k6-iiie+-400atz"
< amd‎ | k6-iii+

(Cache)
(fixed duped params)
Line 23: Line 23:
 
| locked              =  
 
| locked              =  
 
| frequency          = 3.99 MHz
 
| frequency          = 3.99 MHz
| bus type            = FSB
 
| bus speed          = 99.99 MHz
 
| bus rate            = 99.99 MT/s
 
| clock multiplier    = 4
 
| cpuid              = 5D0
 
 
| family              = K6-III+
 
| series              = K6-III+ Embedded
 
| locked              =
 
| frequency          = 399.99 MHz
 
 
| bus type            = FSB
 
| bus type            = FSB
 
| bus speed          = 99.99 MHz
 
| bus speed          = 99.99 MHz

Revision as of 12:37, 21 November 2016

Template:mpu AMD-K6-IIIE+/400ATZ is a 32-bit x86 embedded microprocessor designed by AMD and introduced in late 2000. This MPU which was manufactured on a 0.18 µm process, based on K6-III microarchitecture, operated at 400 MHz with a bus of 100 MHz and a multiplier of 4. This chip had a TDP of 9.5 W.

Cache

Main article: K6-III § Cache

L3$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L3$ is off-chip.

Cache Info [Edit Values]
L1I$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative
L1D$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative
L2$ 256 KiB
0.25 MiB
262,144 B
2.441406e-4 GiB
1x256 KiB 4-way set associative (shared)

Graphics

This processors has no integrated graphics processing unit.

Features

Template:mpu features

  • Auto-power down state
  • Stop clock state
  • Halt state
l1d$ description2-way set associative +
l1d$ size32 KiB (32,768 B, 0.0313 MiB) +
l1i$ description2-way set associative +
l1i$ size32 KiB (32,768 B, 0.0313 MiB) +
l2$ description4-way set associative +
l2$ size0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) +