From WikiChip
Difference between revisions of "amd/k5/amd-k5-pr120abr"
< amd‎ | k5

m (Bot: moving all {{mpu}} to {{chip}})
 
(4 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{amd title|AMD-K5-PR120ABR}}
 
{{amd title|AMD-K5-PR120ABR}}
{{mpu
+
{{chip
 
| name                = AMD-K5-PR120ABR
 
| name                = AMD-K5-PR120ABR
 
| no image            = Yes
 
| no image            = Yes
Line 10: Line 10:
 
| model number        = AMD-K5-PR120ABR
 
| model number        = AMD-K5-PR120ABR
 
| part number        = AMD-K5-PR120ABR
 
| part number        = AMD-K5-PR120ABR
| part number 1       =  
+
| part number 2       =  
 
| market              = Desktop
 
| market              = Desktop
 
| first announced    = October 7, 1996
 
| first announced    = October 7, 1996
Line 42: Line 42:
 
| thread count        = 1
 
| thread count        = 1
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 
| max memory addr    = 0xFFFFFFFF
 
| max memory addr    = 0xFFFFFFFF
  
| electrical          = Yes
+
 
 
| power              = 12.6 W
 
| power              = 12.6 W
 
| v core              = 3.525 V
 
| v core              = 3.525 V
Line 77: Line 77:
 
== Cache ==
 
== Cache ==
 
{{main|amd/microarchitectures/k5#Memory_Hierarchy|l1=K5 § Cache}}
 
{{main|amd/microarchitectures/k5#Memory_Hierarchy|l1=K5 § Cache}}
 
 
{{cache info
 
{{cache info
|l1i cache=16 KB
+
|l1i cache=16 KiB
|l1i break=1x16 KB
+
|l1i break=1x16 KiB
 
|l1i desc=4-way set associative
 
|l1i desc=4-way set associative
 
|l1i extra=
 
|l1i extra=
|l1d cache=8 KB
+
|l1d cache=8 KiB
|l1d break=1x8 KB
+
|l1d break=1x8 KiB
 
|l1d desc=4-way set associative
 
|l1d desc=4-way set associative
 
|l1d extra=
 
|l1d extra=

Latest revision as of 16:07, 13 December 2017

Edit Values
AMD-K5-PR120ABR
General Info
DesignerAMD
ManufacturerAMD
Model NumberAMD-K5-PR120ABR
Part NumberAMD-K5-PR120ABR
MarketDesktop
IntroductionOctober 7, 1996 (announced)
October 7, 1996 (launched)
ShopAmazon
General Specs
FamilyK5
Series5k86
Frequency90 MHz
Bus typeFSB
Bus speed60 MHz
Bus rate60 MT/s
Clock multiplier1.5
CPUID511
Microarchitecture
MicroarchitectureK5
Core Name5k86
Core Family5
Core Model1
Core Stepping1
Process350 nm
Transistors4,300,000
TechnologyCMOS
Die181 mm²
Word Size32 bit
Cores1
Threads1
Max Memory4 GiB
Max Address Mem0xFFFFFFFF
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Power dissipation12.6 W
Vcore3.525 V ± 2%
Tcase0 °C – 70 °C
Tstorage-65°C – 150 °C

AMD-K5-PR120ABR was a 32-bit x86 microprocessor developed by AMD and released in late 1996. This chip was sold as Pentium 120 MHz equivalent. The processor used AMD's 5k86 version of their K5 microarchitecture, operating at 90 MHz with a TDP of 12.6 W.

Cache[edit]

Main article: K5 § Cache
Cache Info [Edit Values]
L1I$ 16 KiB
16,384 B
0.0156 MiB
1x16 KiB 4-way set associative
L1D$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative

Graphics[edit]

This SoC has no integrated graphics processing unit.

Features[edit]

  • P120 P-Rating
  • Auto-power down state
  • Stop clock state

See also[edit]

Facts about "AMD-K5-PR120ABR - AMD"
l1d$ description4-way set associative +
l1i$ description4-way set associative +
processor p-ratingP120 +