From WikiChip
Difference between revisions of "amd/k6-2/k6-2-250afr"
< amd‎ | k6-2

m (Bot: moving all {{mpu}} to {{chip}})
 
(7 intermediate revisions by 3 users not shown)
Line 1: Line 1:
 
{{amd title|K6-2/250AFR}}
 
{{amd title|K6-2/250AFR}}
{{mpu
+
{{chip
 
| name                = K6-2/250AFR
 
| name                = K6-2/250AFR
 
| no image            = No
 
| no image            = No
Line 9: Line 9:
 
| manufacturer        = AMD
 
| manufacturer        = AMD
 
| model number        = K6-2/250AFR
 
| model number        = K6-2/250AFR
| part number        = K6-2/250AFR
+
| part number        = AMD-K6-2/250AFR
| part number 1      =
 
 
| part number 2      =  
 
| part number 2      =  
 
| part number 3      =  
 
| part number 3      =  
 +
| part number 4      =
 
| market              = Desktop
 
| market              = Desktop
 
| first announced    = May 28, 1998
 
| first announced    = May 28, 1998
Line 44: Line 44:
 
| thread count        = 1
 
| thread count        = 1
 
| max cpus            = 1
 
| max cpus            = 1
| max memory          = 4 GB
+
| max memory          = 4 GiB
 +
 
  
| electrical          = Yes
 
 
| power              = 14.1 W
 
| power              = 14.1 W
 
| v core              = 2.2 V
 
| v core              = 2.2 V
Line 77: Line 77:
 
}}
 
}}
 
'''K6-2/250AFR''' was a {{arch|32}} [[x86]] {{amd|microarchitectures/k6-2|K6-2}}-based microprocessor designed and manufactured in [[1998]] by [[AMD]]. Manufactured using a [[0.25 µm process]], this MPU operated at 250 MHz with a [[FSB]] of 83 MHz consumed 14.1 W.
 
'''K6-2/250AFR''' was a {{arch|32}} [[x86]] {{amd|microarchitectures/k6-2|K6-2}}-based microprocessor designed and manufactured in [[1998]] by [[AMD]]. Manufactured using a [[0.25 µm process]], this MPU operated at 250 MHz with a [[FSB]] of 83 MHz consumed 14.1 W.
 +
 +
== Cache ==
 +
{{main|amd/microarchitectures/k6-2#Memory_Hierarchy|l1=K6-2 § Cache}}
 +
[[L2$]] can be 512 KiB to 2 MiB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip.
 +
{{cache info
 +
|l1i cache=32 KiB
 +
|l1i break=1x32 KiB
 +
|l1i desc=2-way set associative
 +
|l1i extra=
 +
|l1d cache=32 KiB
 +
|l1d break=1x32 KiB
 +
|l1d desc=2-way set associative
 +
|l1d extra=
 +
|l2 cache=
 +
|l2 break=
 +
|l2 desc=
 +
|l2 extra=
 +
|l3 cache=
 +
|l3 break=
 +
|l3 desc=
 +
|l3 extra=
 +
}}
 +
 +
== Graphics ==
 +
This SoC has no integrated graphics processing unit.
 +
 +
== Features ==
 +
{{x86 features
 +
| mmx  = true
 +
| 3dnow = true
 +
}}
 +
* Auto-power down state
 +
* Stop clock state

Latest revision as of 15:08, 13 December 2017

Edit Values
K6-2/250AFR
General Info
DesignerAMD
ManufacturerAMD
Model NumberK6-2/250AFR
Part NumberAMD-K6-2/250AFR
MarketDesktop
IntroductionMay 28, 1998 (announced)
June 4, 1998 (launched)
ShopAmazon
General Specs
FamilyK6-2
SeriesK6-2 Desktop
Frequency249.99 MHz
Bus typeFSB
Bus speed83.33 MHz
Bus rate83.33 MT/s
Clock multiplier3
CPUID580
Microarchitecture
MicroarchitectureK6-2
PlatformSuper 7
Core NameChomper
Core Family5
Core Model8
Core Stepping0
Process0.25 µm
Transistors9,300,000
TechnologyCMOS
Die81 mm²
Word Size32 bit
Cores1
Threads1
Max Memory4 GiB
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Power dissipation14.1 W
Vcore2.2 V ± 0.1 V
VI/O3.3675 V ± 7%
Tcase0 °C – 70 °C
Tstorage-65 °C – 150 °C

K6-2/250AFR was a 32-bit x86 K6-2-based microprocessor designed and manufactured in 1998 by AMD. Manufactured using a 0.25 µm process, this MPU operated at 250 MHz with a FSB of 83 MHz consumed 14.1 W.

Cache[edit]

Main article: K6-2 § Cache

L2$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L2$ is off-chip.

Cache Info [Edit Values]
L1I$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative
L1D$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative

Graphics[edit]

This SoC has no integrated graphics processing unit.

Features[edit]

  • Auto-power down state
  • Stop clock state
Facts about "K6-2/250AFR - AMD"
l1d$ description2-way set associative +
l1i$ description2-way set associative +