From WikiChip
Difference between revisions of "intel/80486/486dx2-50"
(→Cache) |
m (Bot: moving all {{mpu}} to {{chip}}) |
||
| (2 intermediate revisions by the same user not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|i486DX2-50}} | {{intel title|i486DX2-50}} | ||
| − | {{ | + | {{chip |
| name = Intel i486DX2-50 | | name = Intel i486DX2-50 | ||
| image = Ic-photo-Intel--SB80486DX2-50--(486-CPU).JPG | | image = Ic-photo-Intel--SB80486DX2-50--(486-CPU).JPG | ||
| Line 64: | Line 64: | ||
| core count = 1 | | core count = 1 | ||
| max cpus = 1 | | max cpus = 1 | ||
| − | | max memory = 4 | + | | max memory = 4 GiB |
| + | |||
| − | |||
| power = 3.88 W | | power = 3.88 W | ||
| v core = 5 V | | v core = 5 V | ||
Latest revision as of 15:13, 13 December 2017
| Edit Values | |
| Intel i486DX2-50 | |
| SB80486DX2-50 | |
| General Info | |
| Designer | Intel |
| Manufacturer | Intel |
| Model Number | i486DX2-50 |
| Part Number | A80486DX2-50, MA80486DX2-50, MQ80486DX2-50, TQ80486DX250, SB80486DX2-50 |
| S-Spec | SX626, SX627, SX641, SX721, SX738, SX749, SX760, SX761, SX768, SX808, SX825, SX912, SX920, SX954 Q0382 (QS), Q0424 (QS) |
| Introduction | March 3, 1992 (launched) |
| Shop | Amazon |
| General Specs | |
| Family | 80486 |
| Series | 486DX2 |
| Frequency | 50 MHz |
| Bus type | FSB |
| Bus speed | 25 MHz |
| Bus rate | 25 MT/s |
| Clock multiplier | 2 |
| CPUID | 432, 433, 435, 436 |
| Microarchitecture | |
| Microarchitecture | 80486 |
| Core Name | 486DX2 |
| Process | 1 µm, 800 nm |
| Technology | CMOS |
| Word Size | 32 bit |
| Cores | 1 |
| Max Memory | 4 GiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| Power dissipation | 3.88 W |
| Vcore | 5 V ± 5% |
| OP Temperature | 0 °C – 85 °C |
i486DX2-50 was a fourth-generation x86 microprocessor introduced by Intel in 1992. This chip, which is based on the 80486 microarchitecture, had a clock doubler operating at 50 MHz, twice the bus frequency. Like the original i486DX, this chip implemented the 80387 FPU on-die and incorporated System Management Mode (SMM).
Contents
Cache[edit]
- Main article: 80486 § Cache
| Cache Info [Edit Values] | ||
| L1$ | 8 KiB 8,192 B 0.00781 MiB |
1x8 KiB 4-way set associative (unified, write-through policy) |
Graphics[edit]
This chip had no integrated graphics processing unit.
Features[edit]
- System Management Mode (SMM)
Gallery[edit]
See also[edit]
Facts about "i486DX2-50 - Intel"
| l1$ description | 4-way set associative + |
| l1$ size | 8 KiB (8,192 B, 0.00781 MiB) + |