From WikiChip
					
    Difference between revisions of "intel/xeon e5/e5-4655 v4"    
                	
														| m (Bot: corrected param) | m (Bot: replacing deprecated (and now obselete) {{mpu features}} with {{x86 features}}) | ||
| Line 134: | Line 134: | ||
| == Features ==   | == Features ==   | ||
| − | {{ | + | {{x86 features | 
| | em64t       = Yes | | em64t       = Yes | ||
| | nx          = Yes | | nx          = Yes | ||
Revision as of 15:48, 13 December 2017
Template:mpu The Xeon E5-4655 v4 is a 64-bit octa-core x86 microprocessor introduced by Intel in 2016. This server MPU is designed for frequency-optimized 4S environments. Operating at 2.5 GHz with a turbo boost frequency of 3.2 GHz for a single active core, this MPU has a TDP of 135 W and is manufactured on a 14 nm process (based on Broadwell).
Cache
- Main article: Broadwell § Cache
| Cache Info [Edit Values] | ||
| L1I$ | 256 KiB 262,144 B  0.25 MiB | 8x32 KiB 8-way set associative (per core, write-back) | 
| L1D$ | 256 KiB 262,144 B  0.25 MiB | 8x32 KiB 8-way set associative (per core, write-back) | 
| L2$ | 2 MiB 2,048 KiB  2,097,152 B 0.00195 GiB | 8x256 KiB 8-way set associative (per core, write-back) | 
| L3$ | 30 MiB 30,720 KiB  31,457,280 B 0.0293 GiB | 8x3.75 MiB 20-way set associative (shared, per core, write-back) | 
Graphics
This microprocessor has no integrated graphics processing unit.
Memory controller
| Integrated Memory Controller | |
| Type | DDR4-2133 | 
| Controllers | 1 | 
| Channels | 4 | 
| ECC Support | Yes | 
| Max bandwidth | 63.58 GiB/s | 
| Bandwidth (single) | 15.89 GiB/s | 
| Bandwidth (dual) | 31.79 GiB/s | 
| Max memory | 1,536 GiB | 
| Physical Address Extensions | 46 bit | 
Expansions
Features
[Edit/Modify Supported Features]
|  | Supported x86 Extensions & Processor Features | |||||||||||||||||||||||||||||||||||||
| 
 
 | ||||||||||||||||||||||||||||||||||||||
Facts about "Xeon E5-4655 v4  - Intel"
| has advanced vector extensions | true + | 
| has advanced vector extensions 2 | true + | 
| has extended page tables support | true + | 
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Turbo Boost Technology 2.0 +, Enhanced SpeedStep Technology +, Trusted Execution Technology +, Extended Page Tables + and Transactional Synchronization Extensions + | 
| has intel enhanced speedstep technology | true + | 
| has intel trusted execution technology | true + | 
| has intel turbo boost technology 2 0 | true + | 
| has second level address translation support | true + | 
| has simultaneous multithreading | true + | 
| has transactional synchronization extensions | true + | 
| has x86 advanced encryption standard instruction set extension | true + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 256 KiB (262,144 B, 0.25 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 256 KiB (262,144 B, 0.25 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) + | 
| l3$ description | 20-way set associative + | 
| l3$ size | 30 MiB (30,720 KiB, 31,457,280 B, 0.0293 GiB) + |