From WikiChip
Difference between revisions of "renesas/r-car/m3 (sip)"
< renesas‎ | r-car

Line 100: Line 100:
 
|wmmx2=No
 
|wmmx2=No
 
}}
 
}}
 +
 +
== Block Diagram ==
 +
:: [[File:blk rcar m3.jpg|750px]]

Revision as of 05:34, 23 July 2017

Template:mpu R-Car M3 is a 64-bit hepta-core ARM SoC designed by Renesas for the automotive industry and introduced in 2016. The M3 incorporates four Cortex-A53 cores, two Cortex-A57, and an additional Cortex-R7 core for real-time processing. This chip supports up to dual-channel LPDDR4-3200 memory. This chip incorporates the Imagination's PowerVR GX6250 GPU.

This model is an SiP variant of the M3 which include the DDR memory on-package.

Cache

Main articles: Cortex-A53 § Cache and Cortex-A57 § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$480 KiB
491,520 B
0.469 MiB
L1I$256 KiB
262,144 B
0.25 MiB
2x48+5x32 KiB  
L1D$224 KiB
229,376 B
0.219 MiB
7x32 KiB  

L2$1.5 MiB
1,536 KiB
1,572,864 B
0.00146 GiB
     

Memory controller

[Edit/Modify Memory Info]

ram icons.svg
Integrated Memory Controller
Max TypeLPDDR4-3200
Supports ECCNo
Controllers1
Channels2
Width32 bit
Max Bandwidth11.92 GiB/s
12,206.08 MiB/s
12.799 GB/s
12,799.003 MB/s
0.0116 TiB/s
0.0128 TB/s
Bandwidth
Single 5.96 GiB/s
Double 11.92 GiB/s

Expansions

  • USB 3.0 host interface (DRD) × 1 port (wPHY)
  • USB 2.0 host interface × 1 port (wPHY)
  • USB 2.0 host/function/OTG interface × 1 port (wPHY)
  • SD host interface × 4 ch (SDR104)
  • Multimedia card interface × 2 ch
  • PCI Express 2.0 (1 lane) x 2 ch
  • Media local bus (MLB) interface × 1 ch (3-pin interface)
  • Controller area network (CAN-FD support) interface × 2ch
  • Ethernet AVB 1.0-compatible MAC built in Interface: RGMII / Ethernet AVB (802.1BA)
  • I2C bus interface × 8 ch
  • Serial communication interface (SCIF) × 11 ch
  • SPI multi I/O bus controller (RPC) × 1 ch (HyperFlashTM/QSPI support)
  • Clock-synchronized serial interface (MSIOF) × 4 ch (SPI/IIS)
  • Digital radio interface (DRIF) × 4 ch

Graphics

[Edit/Modify IGP Info]

screen icon.svg
Integrated Graphics Information
GPUPowerVR GX6250
DesignerImagination Technologies

Features

[Edit/Modify Supported Features]

Cog-icon-grey.svg
Supported ARM Extensions & Processor Features
VFPv4Vector Floating Point (VFP) v4 Extension
NEONAdvanced SIMD extension
TrustZoneTrustZone Security Extensions

Block Diagram

blk rcar m3.jpg
has ecc memory supportfalse +
integrated gpuPowerVR GX6250 +
integrated gpu designerImagination Technologies +
l1$ size480 KiB (491,520 B, 0.469 MiB) +
l1d$ size224 KiB (229,376 B, 0.219 MiB) +
l1i$ size256 KiB (262,144 B, 0.25 MiB) +
l2$ size1.5 MiB (1,536 KiB, 1,572,864 B, 0.00146 GiB) +
max memory bandwidth11.92 GiB/s (12,206.08 MiB/s, 12.799 GB/s, 12,799.003 MB/s, 0.0116 TiB/s, 0.0128 TB/s) +
max memory channels2 +
supported memory typeLPDDR4-3200 +