From WikiChip
					
    Difference between revisions of "intel/core i3/i3-6100t"    
                	
														|  (→Cache) | |||
| Line 43: | Line 43: | ||
| == Cache == | == Cache == | ||
| {{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}} | {{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}} | ||
| − | {{cache  | + | {{cache size | 
| + | |l1 cache=128 KiB | ||
| |l1i cache=64 KiB | |l1i cache=64 KiB | ||
| |l1i break=2x32 KiB | |l1i break=2x32 KiB | ||
| |l1i desc=8-way set associative | |l1i desc=8-way set associative | ||
| − | |||
| |l1d cache=64 KiB | |l1d cache=64 KiB | ||
| |l1d break=2x32 KiB | |l1d break=2x32 KiB | ||
| |l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
| − | |l1d  | + | |l1d policy=write-back | 
| |l2 cache=512 KiB | |l2 cache=512 KiB | ||
| |l2 break=2x256 KiB | |l2 break=2x256 KiB | ||
| |l2 desc=4-way set associative | |l2 desc=4-way set associative | ||
| − | |l2  | + | |l2 policy=write-back | 
| |l3 cache=3 MiB | |l3 cache=3 MiB | ||
| − | |l3  | + | |l3 break=2x1.5 MiB | 
| + | |l3 policy=write-back | ||
| }} | }} | ||
Revision as of 02:57, 7 July 2017
Template:mpu Core i3-6100T is a 64-bit dual-core low-end desktop performance microprocessor introduced by Intel late 2015. This processor, which is based on the Skylake microarchitecture and manufactured in 14 nm process, has a base frequency of 3.2 GHz with a TDP of 35 W. This processor incorporates the HD Graphics 530 GPU clocked at 350 MHz with a max frequency of 950 MHz.
Cache
- Main article: Skylake § Cache
|  | Cache Organization  Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. | ||||||||||||||||||||||||||||||||||||
| 
 | |||||||||||||||||||||||||||||||||||||
Graphics
| Integrated Graphic Information | |
| GPU | Intel HD Graphics 530 | 
| Device ID | 0x1912 | 
| Displays | 3 | 
| Frequency | 350 MHz 0.35 GHz  350,000 KHz | 
| Max frequency | 950 MHz 0.95 GHz  950,000 KHz | 
| Max memory | 64 GiB 65,536 MiB  67,108,864 KiB 68,719,476,736 B | 
| Output | DisplayPort, Embedded DisplayPort, HDMI, DVI | 
| DirectX | 12 | 
| OpenGL | 4.4 | 
| OpenCL | 2.0 | 
| HDMI | 1.4a | 
| DP | 1.2 | 
| eDP | 1.3 | 
| Max HDMI Res | 4096x2304 @24 Hz | 
| Max DP Res | 4096x2304 @60 Hz | 
| Max eDP Res | 4096x2304 @60 Hz | 
| Intel Quick Sync Video | |
| Intel InTru 3D | |
| Intel Insider | |
| Intel WiDi (Wireless Display) | |
| Intel Clear Video | |
Memory controller
| Integrated Memory Controller | |
| Type | DDR3L-1333, DDR3L-1600, DDR4-1866, DDR4-2133 | 
| Controllers | 1 | 
| Channels | 2 | 
| ECC Support | Yes | 
| Max bandwidth | 34.1 GB/s | 
| Max memory | 64 GiB | 
Expansions
Features
Facts about "Core i3-6100T  - Intel"
| device id | 0x1912 + | 
| has feature | integrated gpu + | 
| integrated gpu | Intel HD Graphics 530 + | 
| integrated gpu base frequency | 350 MHz (0.35 GHz, 350,000 KHz) + | 
| integrated gpu max frequency | 950 MHz (0.95 GHz, 950,000 KHz) + | 
| integrated gpu max memory | 65,536 MiB (67,108,864 KiB, 68,719,476,736 B, 64 GiB) + | 
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l2$ description | 4-way set associative + | 
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + | 
| l3$ size | 3 MiB (3,072 KiB, 3,145,728 B, 0.00293 GiB) + |