From WikiChip
Difference between revisions of "intel/xeon gold/6161"
Line 1: | Line 1: | ||
{{intel title|Xeon Gold 6161}} | {{intel title|Xeon Gold 6161}} | ||
{{mpu | {{mpu | ||
− | | future | + | |future=Yes |
− | | name | + | |name=Xeon Gold 6161 |
− | | no image | + | |no image=Yes |
− | + | |designer=Intel | |
− | + | |manufacturer=Intel | |
− | + | |model number=6161 | |
− | | designer | + | |market=Server |
− | | manufacturer | + | |family=Xeon Gold |
− | | model number | + | |series=6100 |
− | + | |locked=Yes | |
− | + | |frequency=2,200 MHz | |
− | + | |turbo frequency1=3,000 MHz | |
− | + | |bus type=DMI 3.0 | |
− | + | |bus links=4 | |
− | | market | + | |bus rate=8 GT/s |
− | + | |clock multiplier=22 | |
− | + | |isa=x86-64 | |
− | + | |isa family=x86 | |
− | + | |microarch=Skylake | |
− | + | |platform=Purley | |
− | + | |chipset=Lewisburg | |
− | | family | + | |core name=Skylake SP |
− | | series | + | |core family=6 |
− | | locked | + | |core stepping=H0 |
− | | frequency | + | |process=14 nm |
− | + | |technology=CMOS | |
− | | turbo frequency1 | + | |die area=<!-- XX mm² --> |
− | + | |word size=64 bit | |
− | + | |core count=22 | |
− | + | |thread count=44 | |
− | + | |max cpus=2 | |
− | + | |v core tolerance=<!-- OR ... --> | |
− | + | |v io 2=<!-- OR ... --> | |
− | + | |tdp=165 W | |
− | | bus type | + | |temp min=<!-- use TJ/TC whenever possible instead --> |
− | | bus | + | |tjunc min=<!-- .. °C --> |
− | | bus rate | + | |package module 2=<!-------- USE ONLY IF MUST, OTHERWISE TRY TO USE MODULE ABOVE --------------> |
− | + | |turbo frequency=Yes | |
− | | clock multiplier | + | |packaging=Yes |
− | + | |package 0=FCLGA-3647 | |
− | + | |package 0 type=LGA | |
− | + | |package 0 pins=3647 | |
− | | isa | + | |socket 0=LGA-3647 |
− | | isa | + | |socket 0 type=LGA |
− | | microarch | ||
− | | platform | ||
− | | chipset | ||
− | | core name | ||
− | | core family | ||
− | |||
− | | core stepping | ||
− | | process | ||
− | |||
− | | technology | ||
− | | die area | ||
− | |||
− | |||
− | | word size | ||
− | | core count | ||
− | | thread count | ||
− | | max cpus | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | v core tolerance | ||
− | |||
− | |||
− | |||
− | |||
− | | v io 2 | ||
− | |||
− | |||
− | | tdp | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | temp min | ||
− | |||
− | | tjunc min | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | package module 2 | ||
− | <!-------- USE ONLY IF MUST, OTHERWISE TRY TO USE MODULE ABOVE --------------> | ||
− | | packaging | ||
− | | package 0 | ||
− | | package 0 type | ||
− | | package 0 pins | ||
− | |||
− | |||
− | |||
− | |||
− | | socket 0 | ||
− | | socket 0 type | ||
}} | }} | ||
'''Xeon Gold 6161''' is a {{arch|64}} [[x86]] high-performance server [[docosa-core]] [[multiprocessor]] set to be introduced by [[Intel]] in the second quarter of 2017. This processor is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture (a {{intel|Skylake SP|l=core}} core) and is manufactured on Intel's [[14 nm process]]. The 6161 operates at 2.2 GHz with a TDP of 165 W and a {{intel|Turbo Boost|turbo frequency}} of 3 GHz. | '''Xeon Gold 6161''' is a {{arch|64}} [[x86]] high-performance server [[docosa-core]] [[multiprocessor]] set to be introduced by [[Intel]] in the second quarter of 2017. This processor is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture (a {{intel|Skylake SP|l=core}} core) and is manufactured on Intel's [[14 nm process]]. The 6161 operates at 2.2 GHz with a TDP of 165 W and a {{intel|Turbo Boost|turbo frequency}} of 3 GHz. |
Revision as of 23:57, 29 June 2017
Template:mpu Xeon Gold 6161 is a 64-bit x86 high-performance server docosa-core multiprocessor set to be introduced by Intel in the second quarter of 2017. This processor is based on the server configuration of the Skylake microarchitecture (a Skylake SP core) and is manufactured on Intel's 14 nm process. The 6161 operates at 2.2 GHz with a TDP of 165 W and a turbo frequency of 3 GHz.
Cache
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||||
|
Features
[Edit/Modify Supported Features]
Facts about "Xeon Gold 6161 - Intel"
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Enhanced SpeedStep Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions +, Memory Protection Extensions + and OS Guard + |
has intel enhanced speedstep technology | true + |
has intel supervisor mode execution protection | true + |
has intel vpro technology | true + |
has intel vt-d technology | true + |
has intel vt-x technology | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
l1$ size | 1,408 KiB (1,441,792 B, 1.375 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 704 KiB (720,896 B, 0.688 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 704 KiB (720,896 B, 0.688 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 22 MiB (22,528 KiB, 23,068,672 B, 0.0215 GiB) + |
l3$ description | 11-way set associative + |
l3$ size | 30.25 MiB (30,976 KiB, 31,719,424 B, 0.0295 GiB) + |
max memory bandwidth | 119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) + |
max memory channels | 6 + |
supported memory type | DDR4-2666 + |
x86/has memory protection extensions | true + |