From WikiChip
Difference between revisions of "cavium/octeon/cn3120-300bg868-scp"
(Created page with "{{cavium title|CN3120-300 SCP}} {{mpu | name = Cavium CN3120-300 SCP | no image = | image = octeon cn31xx.png | image size =...") |
|||
Line 52: | Line 52: | ||
| max memory addr = | | max memory addr = | ||
− | | electrical = | + | | electrical = Yes |
− | | power = | + | | power = 3 W |
| v core = | | v core = | ||
| v core tolerance = | | v core tolerance = | ||
Line 89: | Line 89: | ||
| socket 0 type = | | socket 0 type = | ||
}} | }} | ||
+ | The '''CN3120-300 SCP''' is a {{arch|64}} [[dual-core]] [[MIPS]] secure communication [[microprocessor]] (SCP) designed by [[Cavium]] and introduced in [[2006]]. This processor, which incorporates two {{cavium|cnMIPS|l=arch}} cores, operates at 300 MHz and dissipates 3 Watts. This processor includes a number of hardware accelerators for network processing and secure communication such as encryption, [[TCP]], and [[QoS]]. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory. |
Revision as of 02:26, 9 December 2016
Template:mpu The CN3120-300 SCP is a 64-bit dual-core MIPS secure communication microprocessor (SCP) designed by Cavium and introduced in 2006. This processor, which incorporates two cnMIPS cores, operates at 300 MHz and dissipates 3 Watts. This processor includes a number of hardware accelerators for network processing and secure communication such as encryption, TCP, and QoS. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.