From WikiChip
Difference between revisions of "cavium/octeon/cn3110-550bg868-exp"
< cavium‎ | octeon

(Created page with "{{cavium title|CN3110-550 EXP}} {{mpu | name = Cavium CN3110-550 EXP | no image = | image = octeon cn31xx.png | image size =...")
 
Line 52: Line 52:
 
| max memory addr    =  
 
| max memory addr    =  
  
| electrical          =  
+
| electrical          = Yes
| power              =  
+
| power              = 7 W
 
| v core              =  
 
| v core              =  
 
| v core tolerance    =  
 
| v core tolerance    =  
Line 89: Line 89:
 
| socket 0 type      =  
 
| socket 0 type      =  
 
}}
 
}}
 +
The '''CN3110-550 EXP''' is a {{arch|64}} [[single-core]] [[MIPS]] communication [[microprocessor]] designed by [[Cavium]] and introduced in [[2006]]. This processor, which incorporates a {{cavium|cnMIPS|l=arch}} core, operates at 550 MHz and dissipates 7 Watts. This processor includes a number of hardware accelerators for network processing such as [[compression]] & decompression, [[RegEx]] engine, [[TCP]], and [[QoS]]. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.

Revision as of 02:11, 9 December 2016

Template:mpu The CN3110-550 EXP is a 64-bit single-core MIPS communication microprocessor designed by Cavium and introduced in 2006. This processor, which incorporates a cnMIPS core, operates at 550 MHz and dissipates 7 Watts. This processor includes a number of hardware accelerators for network processing such as compression & decompression, RegEx engine, TCP, and QoS. This MPU supports up to 4 GiB of 64-bit DDR2-667 ECC memory.