-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
Difference between revisions of "cavium/octeon/cn3005-400bg350-cp"
Line 1: | Line 1: | ||
− | {{cavium title|CN3005 400 | + | {{cavium title|CN3005-400 CP}} |
{{mpu | {{mpu | ||
| name = Cavium CN3005-400 CP | | name = Cavium CN3005-400 CP |
Revision as of 05:28, 8 December 2016
Template:mpu The CN3005-400 CP is a 64-bit single-core MIPS communication microprocessor (CP) designed by Cavium and introduced in 2005. This processor, which incorporates a single cnMIPS core, operates at 400 MHz and dissipates 3 Watts. This processors includes a number of hardware communication accelerators including units for high-performance packet I/O processing, QoS, and TCP acceleration.