From WikiChip
Difference between revisions of "mediatek/helio/mt6757cd"
(Created page with "{{mediatek title|Helio P25 (MT6757T)}} {{mpu | future = Yes | name = MediaTek Helio P25 | no image = yes | image = | imag...") |
|||
Line 20: | Line 20: | ||
| last shipment = | | last shipment = | ||
| release price = | | release price = | ||
+ | |||
+ | | family = Helio | ||
+ | | series = Helio P | ||
+ | | locked = | ||
+ | | frequency = 2,500 MHz | ||
+ | | frequency 2 = | ||
+ | | bus type = AMBA 4 AXI | ||
+ | | bus speed = | ||
+ | | bus rate = | ||
+ | | bus links = | ||
+ | | clock multiplier = | ||
+ | |||
+ | | isa family = ARM | ||
+ | | isa = ARMv8 | ||
+ | | microarch = Cortex-A53 | ||
+ | | platform = | ||
+ | | chipset = | ||
+ | | core name = Cortex-A53 | ||
+ | | core family = | ||
+ | | core model = | ||
+ | | core stepping = | ||
+ | | process = 28 nm | ||
+ | | transistors = | ||
+ | | technology = CMOS | ||
+ | | die area = <!-- XX mm² --> | ||
+ | | die width = | ||
+ | | die length = | ||
+ | | word size = 64 bit | ||
+ | | core count = 8 | ||
+ | | thread count = 8 | ||
+ | | max cpus = 1 | ||
+ | | max memory = 4 GiB | ||
+ | |||
+ | | electrical = | ||
+ | | power = | ||
+ | | v core = | ||
+ | | v core tolerance = | ||
+ | | v io = | ||
+ | | v io 2 = | ||
+ | | v io 3 = | ||
+ | | sdp = | ||
+ | | tdp = | ||
+ | | tdp typical = | ||
+ | | ctdp down = | ||
+ | | ctdp down frequency = | ||
+ | | ctdp up = | ||
+ | | ctdp up frequency = | ||
+ | | temp min = | ||
+ | | temp max = | ||
+ | | tjunc min = | ||
+ | | tjunc max = | ||
+ | | tcase min = | ||
+ | | tcase max = | ||
+ | | tstorage min = <!-- °C --> | ||
+ | | tstorage max = | ||
+ | | tambient min = | ||
+ | | tambient max = | ||
+ | |||
+ | | packaging = | ||
+ | | package 0 = | ||
+ | | package 0 type = | ||
+ | | package 0 pins = | ||
+ | | package 0 pitch = | ||
+ | | package 0 width = | ||
+ | | package 0 length = | ||
+ | | package 0 height = | ||
}} | }} | ||
+ | '''Helio P25''' ('''MT6757T''') is a {{arch|64}} [[octa-core]] [[ARM]] [[LTE]] system on a chip designed by [[MediaTek]] and set to be launched in [[2017]]. This SoC, which incorporates eight {{armh|Cortex-A53|l=arch}} cores and is manufactured on [[TSMC]]'s [[16 nm process]], operates at up to 2.5 GHz and supports dual-channel LPDDR4-1600. This chip incorporates the {{imgtec|Mali-T880}} [[IGP]] operating at 1 GHz. This SoC has a modem supporting [[LTE]] User Equipment (UE) category 6. | ||
+ | |||
+ | The Helio P25 is identical to the {{\\|Helio P25}} apart from the higher clock speeds for both the CPU and GPU. |
Revision as of 20:58, 5 December 2016
Template:mpu Helio P25 (MT6757T) is a 64-bit octa-core ARM LTE system on a chip designed by MediaTek and set to be launched in 2017. This SoC, which incorporates eight Cortex-A53 cores and is manufactured on TSMC's 16 nm process, operates at up to 2.5 GHz and supports dual-channel LPDDR4-1600. This chip incorporates the Mali-T880 IGP operating at 1 GHz. This SoC has a modem supporting LTE User Equipment (UE) category 6.
The Helio P25 is identical to the Helio P25 apart from the higher clock speeds for both the CPU and GPU.