From WikiChip
Difference between revisions of "12-bit architecture"
(Added Harris 6120 CPU to list) |
|||
(5 intermediate revisions by one other user not shown) | |||
Line 1: | Line 1: | ||
{{Architecture sizes}} | {{Architecture sizes}} | ||
− | The '''12-bit | + | The '''12-bit [[architecture]]''' is a [[microprocessor]] or [[computer]] architecture that has a [[datapath]] width or a highest [[operand]] width of 12 bits or 1.5 [[octet]]s. These architectures typically have a matching [[register file]] with [[registers]] width of 12 bits. |
+ | == 12-bit microprocessors == | ||
+ | * [[Intersil IM6100]] | ||
+ | * [[Harris HD-6120]] | ||
+ | * {{toshiba|TLCS-12}} | ||
+ | |||
+ | == 12-bit systems == | ||
+ | * {{cdc|160|CDC 160}} | ||
+ | * {{cdc|6600|CDC 6600}} | ||
+ | * {{decc|DECmate|DEC DECmate}} | ||
+ | * {{decc|LINC|DEC LINC}} | ||
+ | * {{decc|LINC-8|DEC LINC-8}} | ||
+ | * {{decc|PDP-5|DEC PDP-5}} | ||
+ | * {{decc|PDP-8|DEC PDP-8}} | ||
+ | * {{decc|PDP-12|DEC PDP-12}} | ||
− | |||
− | |||
{{stub}} | {{stub}} | ||
[[Category:12-bit microprocessors]] | [[Category:12-bit microprocessors]] |
Latest revision as of 13:36, 7 October 2016
The 12-bit architecture is a microprocessor or computer architecture that has a datapath width or a highest operand width of 12 bits or 1.5 octets. These architectures typically have a matching register file with registers width of 12 bits.
12-bit microprocessors[edit]
12-bit systems[edit]
This article is still a stub and needs your attention. You can help improve this article by editing this page and adding the missing information. |