From WikiChip
Editing technology node

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 21: Line 21:
 
At the [[45 nm process]], Intel reached a gate length of 25 nm on a traditional [[planar transistor]]. At that node the gate length scaling effectively stalled; any further scaling to the gate length would produce less desirable results. Following the [[32 nm process]] node, while other aspects of the transistor shrunk, the gate length was actually increased.
 
At the [[45 nm process]], Intel reached a gate length of 25 nm on a traditional [[planar transistor]]. At that node the gate length scaling effectively stalled; any further scaling to the gate length would produce less desirable results. Following the [[32 nm process]] node, while other aspects of the transistor shrunk, the gate length was actually increased.
  
With the introduction of FinFET by Intel in their [[22 nm process]], the transistor density continued to increase all while the gate length remained more or less a constant. This is due to the properties of FinFET; for example the effective channel length is a function of the new fins (<code>W<sub>eff</sub> = 2 * H<sub>fin</sub> + W<sub>fin</sub></code>). Due to how the transistor changed dramatically from how it used to be, the current naming scheme lost any meaning.
+
With the introduction of FinFET by Intel in their [[22 nm process]], the transistor density continued to increase all while the gate length remained more or less a constant. This is due to the properties of FinFET; for example the effective channel length is a function of the new fins (<code>W<sub>eff</sub> = 2 * H<sub>fin</sub> + W<sub>fin</sub></code>). Due to how the transistor changed dramatically from how it used to be, this the current naming scheme lost any meaning.
  
 
== Half node ==
 
== Half node ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)